欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS8388BMF
元件分類: ADC
英文描述: 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
封裝: CERAMIC, QFP-68
文件頁數: 21/44頁
文件大小: 850K
代理商: TS8388BMF
28
28
TS8388BF
Preliminary Beta-Site
Specification
7.2.
PRINCIPLE OF DATA READY SIGNAL CONTROL BY DRRB INPUT COMMAND
7.2.1.
DATA READY OUTPUT SIGNAL RESET
The Data Ready signal is reset on falling edge of DRRB input command, on ECL logical low level (-1.8V). DRRB may also be tied to VEE = - 5V for
Data Ready output signal Master Reset. So long DRRB remains at logical low level, (or tied to VEE = - 5V), the Data Ready output remains at
logical zero and is independant of the external free running encoding clock.
The Data Ready output signal (DR,DRB) is reset to logical zero after TRDR= 920 ps typical.
TRDR is measured between the -1.3V point of the falling edge of DRRB input command and the zero crossing point of the differential Data Ready
output signal (DR,DRB).
The Data Ready Reset command may be a pulse of 1 ns minimum time width.
7.2.2.
DATA READY OUTPUT SIGNAL RESTART
The Data Ready output signal restarts on DRRB command rising edge, ECL logical high levels (-0.8V).
DRRB may also be Grounded, or is allowed to float, for normal free running Data Ready output signal.
The Data Ready signal restart sequence depends on the logical level of the external encoding clock, at DRRB rising edge instant :
1)
The DRRB rising edge occurs when external encoding clock input (CLK,CLKB) is LOW :
The Data Ready output first rising edge occurs after half a clock period on the clock falling edge, after a delay time TDR = 1320 ps already
defined hereabove.
2)
The DRRB rising edge occurs when external encoding clock input (CLK,CLKB) is HIGH :
The Data Ready output first rising edge occurs after one clock period on the clock falling edge, and a delay TDR = 1320ps.
Consequently, as the analog input is sampled on clock rising edge, the first digitized data corresponding to the first acquisition ( N ) after Data Ready
signal restart ( rising edge ) is always strobed by the third rising edge of the data ready signal.
The time delay (TD1) is specified between the last point of a change in the differential output data (zero crossing point) to the rising or falling edge of
the differential Data Ready signal (DR,DRB) (zero crossing point).
Note 1 : For normal initialization of Data Ready output signal, the external encoding clock signal frequency and level must be controlled.
It is reminded that the minimum encoding clock sampling rate for the ADC is 10 MSPS and consequently the clock cannot be stopped.
Note 2 : One single pin is used for both DRRB input command and die junction temperature monitoring.
Pin denomination will be DRRB/DIOD.( On former version denomination was DIOD. )
Temperature monitoring and Data Ready control by DRRB is not possible simultaneously.
7.3.
ANALOG INPUTS (VIN) (VINB)
The analog input Full Scale range is 0.5 Volts peak to peak (Vpp), or -2 dBm into the 50 ohms termination resistor.
In differential mode input configuration, that means 0.25 Volt on each input, or +/- 125 mV around zero volt. The input common mode is GROUND.
The typical input capacitance is 3 pF for TS8388B in CQFP package.
The input capacitance is mainly due to the package.(note : the ESD protections are not connected(but present) on the inputs.
Differential inputs voltage span
-125
125
[mV]
-250 mV
250 mV
VIN
500mV
Full Scale
analog input
t
VINB
(VIN,VINB) = +/- 250 mV = 500 mV diff
0 Volt
Differential versus single ended analog input operation
The TS8388BF can operate at full speed in either differential or single ended configuration.
This is explained by the fact the ADC uses a high input impedance differential preamplifier stage, (preceeding the Sample and hold stage), which has
been designed in order to be entered either in differential mode or single–ended mode.
相關PDF資料
PDF描述
TS8388BCG 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA72
TS8388BCG 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA72
TS8388BCG 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA72
TS8388BMFB/T 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
TS8388BMFSB/T 1-CH 8-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CQFP68
相關代理商/技術參數
參數描述
TS8388BMFB/Q 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BMFS 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BMFS9NB1 制造商:e2v technologies 功能描述:ADC 8-BIT 1 GSPS - Trays
TS8388BMFS9NB2 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
TS8388BMFS9NB3 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ADC 8-bit 1 GSPS
主站蜘蛛池模板: 大理市| 安阳县| 曲松县| 类乌齐县| 阿尔山市| 闽侯县| 富阳市| 原平市| 漠河县| 定日县| 天全县| 济宁市| 巫溪县| 德惠市| 察哈| 化州市| 峨边| 遂宁市| 三河市| 汉寿县| 南投市| 武鸣县| 黎川县| 云安县| 泸西县| 克拉玛依市| 牙克石市| 临高县| 都江堰市| 五台县| 乌审旗| 淮南市| 尤溪县| 延寿县| 望奎县| 叶城县| 双柏县| 新郑市| 秦皇岛市| 得荣县| 突泉县|