欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: V58C2512404SAT5I
廠商: PROMOS TECHNOLOGIES INC
元件分類: DRAM
英文描述: 128M X 4 DDR DRAM, 0.65 ns, PDSO66
封裝: 0.400 X 0.875 INCH, PLASTIC, MS-024FC, TSOP2-66
文件頁數: 1/60頁
文件大?。?/td> 914K
代理商: V58C2512404SAT5I
1
V58C2512(804/404/164)SA*I
HIGH PERFORMANCE 512 Mbit DDR SDRAM
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 8Mbit X 16 (164)
V58C2512(804/404/164)SA*I Rev.1.6 May 2007
56
DDR400
DDR333
Clock Cycle Time (tCK2)
7.5 ns
Clock Cycle Time (tCK2.5)
6ns
6 ns
Clock Cycle Time (tCK3)
5ns
6 ns
System Frequency (fCK max)
200 MHz
166 MHz
Features
■ High speed data transfer rates with system frequency
up to 200MHz
■ Data Mask for Write Control
■ Four Banks controlled by BA0 & BA1
■ Programmable CAS Latency: 2, 2.5, 3
■ Programmable Wrap Sequence: Sequential
or Interleave
■ Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
■ Automatic and Controlled Precharge Command
■ Power Down Mode
■ Auto Refresh and Self Refresh
■ Refresh Interval: 8096 cycles/64 ms
■ Available in 60 Ball FBGA AND 66 Pin TSOP II
■ SSTL-2 Compatible I/Os
■ Double Data Rate (DDR)
■ Bidirectional Data Strobe (DQS) for input and output
data, active on both edges
■ On-Chip DLL aligns DQ and DQs transitions with CK
transitions
■ Differential clock inputs CK and CK
■ Power Supply 2.5V ± 0.2V
■ Power Supply 2.6V ± 0.1V for DDR400
■ tRAS lockout supported
■ Concurrent auto precharge option is supported
■ Industrial Temp (TA): -40C to +85C
*Note:
(-5) Supports PC3200 module with 3-3-3 timing
(-6) Supports PC2700 module with 2.5-3-3 timing
Description
The V58C2512(804/404/164)SA*I is a four bank DDR
DRAM organized as 4 banks x 16Mbit x 8 (804), 4 banks x
32Mbit x 4 (404), 4 banks x 8Mbit x 16 (164). The
V58C2512(804/404/164)SA*I achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
transactions are occurring on both edges of DQS.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
Package Outline
CK Cycle Time (ns)
Power
Temperature
Mark
JEDEC 66 TSOP II
60 FBGA
-5
-6
Std.
L
-40°C to +85°C
I
相關PDF資料
PDF描述
V59C1G01408QAJ37E 256M X 4 DDR DRAM, 0.5 ns, PBGA68
V59C1G01408QAJ37I 256M X 4 DDR DRAM, 0.5 ns, PBGA68
V5D010EB4D SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 0.5A, 125VDC, 4.4mm, PANEL MOUNT
V5F110CB SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, PANEL MOUNT
V5PNF CABLE TERMINATED, FEMALE, N CONNECTOR, THREAD-IN STUB SELF-FLARE
相關代理商/技術參數
參數描述
V58C265164S 制造商:MOSEL 制造商全稱:MOSEL 功能描述:64 Mbit DDR SDRAM 2.5 VOLT 4M X 16
V58C265404S 制造商:MOSEL 制造商全稱:MOSEL 功能描述:HIGH PERFORMANCE 2.5 VOLT 16M X 4 DDR SDRAM 4 BANKS X 4Mbit X 4
V58C265804S 制造商:MOSEL 制造商全稱:MOSEL 功能描述:HIGH PERFORMANCE 2.5 VOLT 8M X 8 DDR SDRAM 4 BANKS X 2Mbit X 8
V58C3643204SAT 制造商:MOSEL 制造商全稱:MOSEL 功能描述:HIGH PERFORMANCE 3.3 VOLT 2M X 32 DDR SDRAM 4 X 512K X 32
V58C365164S 制造商:MOSEL 制造商全稱:MOSEL 功能描述:64 Mbit DDR SDRAM 4M X 16, 3.3VOLT
主站蜘蛛池模板: 浏阳市| 庄河市| 海安县| 朝阳区| 陇南市| 兰考县| 博野县| 三门县| 黑龙江省| 宁阳县| 星子县| 运城市| 临海市| 曲阜市| 马龙县| 通辽市| 承德县| 濉溪县| 石柱| 开远市| 哈巴河县| 丽江市| 大悟县| 绥阳县| 深圳市| 云安县| 屯门区| 太仓市| 绥德县| 南安市| 兴宁市| 安远县| 文水县| 涿鹿县| 怀来县| 临洮县| 广德县| 中山市| 德州市| 道孚县| 江口县|