欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): WED2ZL361MS35BC
英文描述: 1M x 36 Synchronous Pipeline Burst NBL SRAM(1M x 36,3.5ns同步脈沖流水線(xiàn)靜態(tài)RAM(無(wú)總線(xiàn)等待時(shí)間))
中文描述: 100萬(wàn)× 36同步管道爆裂NBL的靜態(tài)存儲(chǔ)器(100萬(wàn)x 36,3.5納秒同步脈沖流水線(xiàn)靜態(tài)隨機(jī)存儲(chǔ)器(無(wú)總線(xiàn)等待時(shí)間))
文件頁(yè)數(shù): 1/12頁(yè)
文件大?。?/td> 212K
代理商: WED2ZL361MS35BC
1
White Electronic Designs Corporation (508) 366-5151 www.whiteedc.com
WED2ZL361MS
J anuary 2001 Rev. 3
ECO #13706
DESCRIPTION
The WEDC SyncBurst - SRAM famly employs high-speed, low-
power CMOS designs that are fabricated using an advanced CMOS
process. WEDC’s 32Mb SyncBurst SRAMs integrate two 1M x 18
SRAMs into a single BGA package to provide 1M x 36 configuration.
All synchronous inputs pass through registers controlled by a
positive-edge-triggered single-clock input (CLK). The NBL or No
Bus Latency Memory utilizes all the bandwidth in any combination
of operating cycles. Address, data inputs, and all control signals
except output enable and linear burst order are synchronized to input
clock. Burst order control must be tied “High or Low.” Asynchro-
nous inputs include the sleep mode enable (ZZ). Output Enable
controls the outputs at any given time. Write cycles are internally
self-timed and initiated by the rising edge of the clock input. This
feature elimnates complex off-chip write pulse generation and
provides increased timng flexibility for incomng signals.
NOTE: Ths datasheet is subect to changewthout notice
1M x 36 Synchronous Pipeline Burst NBL SRAM
FIG. 1
BLOCK DIAGRAM
PIN CONFIGURATION
(TOP VIEW)
Address Bus
(SA
0
– SA
19
)
DQa, DQb
DQPa, DQPb
DQc, DQd
DQPc, DQPd
DQa
DQd
DQPa
DQPd
1M x 18
1M x 18
CLK
ADV
LBO
CS1
CS2
CS2
OE
WE
ZZ
CLK
CKE
LBO
CE1
CE2
CE2
OE
WE
ZZ
CLK
CKE
LBO
CS1
CS2
CS2
OE
WE
ZZ
B
B
B
B
FEATURES
I
Fast clock speed: 166, 150, 133, and 100MHz
I
Fast access times: 3.5ns, 3.8ns, 4.2ns, and 5.0ns
I
Fast OE access times: 3.5ns, 3.8ns, 4.2ns, and 5.0ns
I
Single +2.5V
±
5% power supply (V
DD
)
I
Snooze Mode for reduced-standby power
I
Individual Byte Write control
I
Clock-controlled and registered addresses, data I/Os and
control signals
I
Burst control (interleaved or linear burst)
I
Packaging:
119-bump BGA package
I
Low capacitive bus loading
1
2
3
4
5
6
7
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
DD
SA
NC
DQ
c
DQ
c
V
DD
DQ
c
DQ
c
V
DD
DQ
d
DQ
d
V
DD
DQ
d
DQ
d
NC
NC
V
DD
SA
CE2
SA
DQP
c
DQ
c
DQ
c
DQ
c
DQ
c
V
DD
DQ
d
DQ
d
DQ
d
DQ
d
DQP
d
SA
NC
NC
SA
SA
SA
V
SS
V
SS
V
SS
BW
c
V
SS
NC
V
SS
BW
d
V
SS
V
SS
V
SS
LBO
SA
NC
SA
ADV
V
DD
NC
CE1
OE
SA
WE
V
DD
CLK
NC
CKE
SA1
SA0
V
DD
SA
NC
SA
SA
SA
V
SS
V
SS
V
SS
BW
b
V
SS
NC
V
SS
BW
a
V
SS
V
SS
V
SS
NC
SA
NC
SA
CE2
SA
DQP
b
DQ
b
DQ
b
DQ
b
DQ
b
V
DD
DQ
a
DQ
a
DQ
a
DQ
a
DQP
a
SA
NC
NC
V
DD
NC
NC
DQ
b
DQ
b
V
DD
DQ
b
DQ
b
V
DD
DQ
a
DQ
a
V
DD
DQ
a
DQ
a
NC
ZZ
V
DD
相關(guān)PDF資料
PDF描述
WED2ZL361MS38BC 1M x 36 Synchronous Pipeline Burst NBL SRAM(1M x 36,3.8ns同步脈沖流水線(xiàn)靜態(tài)RAM(無(wú)總線(xiàn)等待時(shí)間))
WED2ZL361MS42BC 1M x 36 Synchronous Pipeline Burst NBL SRAM(1M x 36,4.2ns同步脈沖流水線(xiàn)靜態(tài)RAM(無(wú)總線(xiàn)等待時(shí)間))
WED2ZL361MV50BC 1M x 36 Synchronous Pipeline Burst NBL SRAM(1M x 36,5.0ns同步脈沖流水線(xiàn)靜態(tài)RAM(無(wú)總線(xiàn)等待時(shí)間))
WED2ZL361MV35BC 1M x 36 Synchronous Pipeline Burst NBL SRAM(1M x 36,3.5ns同步脈沖流水線(xiàn)靜態(tài)RAM(無(wú)總線(xiàn)等待時(shí)間))
WED2ZL361MV38BC 1M x 36 Synchronous Pipeline Burst NBL SRAM(1M x 36,3.8ns同步脈沖流水線(xiàn)靜態(tài)RAM(無(wú)總線(xiàn)等待時(shí)間))
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
WED2ZL361MS35BI 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM
WED2ZL361MS38BC 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM
WED2ZL361MS38BI 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM
WED2ZL361MS42BC 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM
WED2ZL361MS42BI 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM
主站蜘蛛池模板: 弥勒县| 确山县| 屏山县| 谢通门县| 新津县| 尖扎县| 绥江县| 呈贡县| 巫溪县| 江西省| 宁都县| 稷山县| 遵义市| 泰安市| 临城县| 和平县| 曲周县| 辉县市| 康保县| 临泉县| 宁明县| 五峰| 阿拉善盟| 上蔡县| 兖州市| 宝鸡市| 岳普湖县| 鄂托克前旗| 盘山县| 苏州市| 瑞金市| 临泉县| 瓦房店市| 南郑县| 新津县| 绥宁县| 汪清县| 无极县| 连平县| 开原市| 武宣县|