欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: WEDPN16M72VR-133B2I
廠商: WHITE ELECTRONIC DESIGNS CORP
元件分類: DRAM
英文描述: 16M X 72 SYNCHRONOUS DRAM MODULE, 5.4 ns, PBGA219
封裝: 25 X 25 MM, PLASTIC, BGA-219
文件頁數(shù): 1/13頁
文件大小: 470K
代理商: WEDPN16M72VR-133B2I
1
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
White Electronic Designs
WEDPN16M72VR-XB2X
January 2005
Rev. 1
GENERAL DESCRIPTION
The 128MByte (1Gb) SDRAM is a high-speed CMOS,
dynamic random-access, memory using 5 chips containing
268,435,456 bits. Each chip is internally congured as a
quad-bank DRAM with a synchronous interface. Each of
the chip’s 67,108,864-bit banks is organized as 8,192 rows
by 512 columns by 16 bits. The MCP also incorporates
two 16-bit universal bus drivers for input control signals
and addresses.
Read and write accesses to the SDRAM are burst oriented;
accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an
ACTIVE command, which is then followed by a READ or
WRITE command. The address bits registered coincident
with the ACTIVE command are used to select the bank
and row to be accessed (BA0, BA1 select the bank; A0-
12 select the row). The address bits registered coincident
with the READ or WRITE command are used to select the
starting column location for the burst access.
The SDRAM provides for programmable READ or WRITE
burst lengths of 1, 2, 4 or 8 locations, or the full page, with
a burst terminate option. An AUTO PRECHARGE function
may be enabled to provide a self-timed row precharge that
is initiated at the end of the burst sequence.
The 1Gb SDRAM uses an internal pipelined architecture
to achieve high-speed operation. This architecture is
compatible with the 2n rule of prefetch architectures, but
it also allows the column address to be changed on every
clock cycle to achieve a high-speed, fully random access.
Precharging one bank while accessing one of the other
three banks will hide the precharge cycles and provide
seamless, high-speed, random-access operation.
The 1Gb SDRAM is designed to operate in 3.3V, low-power
memory systems. An auto refresh mode is provided, along
with a power-saving, power-down mode.
All inputs and outputs are LVTTL compatible. SDRAMs offer
substantial advances in DRAM operating performance,
including the ability to synchronously burst data at a high
data rate with automatic column-address generation,
the ability to interleave between internal banks in order
to hide precharge time and the capability to randomly
change column addresses on each clock cycle during a
burst access.
16MX72 REGISTERED SYNCHRONOUS DRAM
FEATURES
Registered for enhanced performance of bus
speeds
100, 125, 133**MHz
Package:
219 Plastic Ball Grid Array (PBGA), 25 x 25mm
Single 3.3V ±0.3V power supply
Fully Synchronous; all signals registered on positive
edge of system clock cycle
Internal pipelined operation; column address can be
changed every clock cycle
Internal banks for hiding row access/precharge
Programmable Burst length 1,2,4,8 or full page
8,192 refresh cycles
Commercial, Industrial and Military Temperature
Ranges
Organized as 16M x 72
Weight: WEDPN16M72VR-XB2X - 2.5 grams
typical
BENEFITS
59% SPACE SAVINGS
Reduced part count
Reduced I/O count
40% I/O Reduction
Reduced trace lengths for lower parasitic
capacitance
Glueless connection to memory controller/PCI
bridge
Suitable for hi-reliability applications
Laminate interposer for optimum TCE match
* This product is subject to change without notice.
** Available at commercial and industrial temperatures only.
相關(guān)PDF資料
PDF描述
WS128K32N-35G2TQE 128K X 32 MULTI DEVICE SRAM MODULE, 35 ns, CQFP68
W3H64M72E-533ESI 64M X 72 DDR DRAM, 0.5 ns, PBGA208
WS128K32V-35HC 512K X 8 MULTI DEVICE SRAM MODULE, 35 ns, HIP66
WS128K32V-55HQ 512K X 8 MULTI DEVICE SRAM MODULE, 55 ns, HIP66
WS128K32V-55HS 512K X 8 MULTI DEVICE SRAM MODULE, 55 ns, HIP66
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
WEDPN16M72VR-133B2M 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:16MX72 REGISTERED SYNCHRONOUS DRAM
WEDPN16M72VR-66BC 制造商:Microsemi Corporation 功能描述:16M X 72 SDRAM MODULE W/REGISTERED BUFFERS, 3.3V, 66 MHZ, 21 - Bulk
WEDPN16M72VR-66BI 制造商:Microsemi Corporation 功能描述:16M X 72 SDRAM MODULE W/REGISTERED BUFFERS, 3.3V, 66 MHZ, 21 - Bulk
WEDPN16M72VR-66BM 制造商:Microsemi Corporation 功能描述:16M X 72 SDRAM MODULE W/REGISTERED BUFFERS, 3.3V, 66 MHZ, 21 - Bulk
WEDPN16M72VR-XB2X 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:16MX72 REGISTERED SYNCHRONOUS DRAM
主站蜘蛛池模板: 察雅县| 广西| 靖西县| 昭通市| 泗水县| 盐源县| 蓬安县| 思茅市| 长葛市| 扎鲁特旗| 滨海县| 军事| 灵丘县| 修武县| 石景山区| 淮滨县| 灵台县| 山阴县| 化州市| 平山县| 浏阳市| 玛沁县| 潜江市| 会理县| 汕头市| 宁南县| 峨眉山市| 黑河市| 佛冈县| 即墨市| 兴仁县| 望城县| 竹溪县| 门头沟区| 榆中县| 巴南区| 襄垣县| 新邵县| 航空| 比如县| 故城县|