欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: XC17V01SO20C
廠商: Xilinx Inc
文件頁數: 1/15頁
文件大小: 0K
描述: IC PROM SER 1MBIT 3.3V 20-SOIC
產品變化通告: Product Discontinuation Notice 14/May/2007
標準包裝: 37
可編程類型: OTP
存儲容量: 1Mb
電源電壓: 3 V ~ 3.6 V
工作溫度: 0°C ~ 70°C
封裝/外殼: 20-SOIC(0.295",7.50mm 寬)
供應商設備封裝: 20-SOIC
包裝: 管件
DS073 (v2.0) April 7, 2014
Product Specification
1
Copyright 2000–2014 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and
other countries. All other trademarks are the property of their respective owners.
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
Features
One-time programmable (OTP) read-only memory
designed to store configuration bitstreams of
Xilinx FPGA devices
Simple interface to the FPGA
Cascadable for storing longer or multiple bitstreams
Programmable reset polarity (active High or active
Low) for compatibility with different FPGA solutions
Low-power CMOS floating-gate process
3.3V supply voltage
Guaranteed 20 year life data retention
Available in compact plastic packages: VQ44, PC44,
PC20, VO8, and SO20(1)
Programming support by leading programmer
manufacturers
Design support using the ISE Foundation and
ISE WebPACK software
Dual configuration modes for the XC17V16 and
XC17V08(1) devices
Serial slow/fast configuration (up to 20 Mb/s)
Parallel (up to 160 Mb/s at 20 MHz)
Description
Xilinx introduces the high-density XC17V00 family of
configuration PROMs which provide an easy-to-use, cost-
effective method for storing large Xilinx FPGA configuration
bitstreams. Initial devices in the 3.3V family are available in
16 Mb, 8 Mb, 4 Mb, 2 Mb, and 1 Mb densities. See Figure 1
and Figure 2 for simplified block diagrams of the XC17V00
family.
The XC17V00 PROM can configure a Xilinx FPGA using
the FPGA serial configuration mode interface. When the
FPGA is in Master Serial mode, it generates a configuration
clock that drives the PROM. A short access time after the
rising clock edge, data appears on the PROM DATA output
pin that is connected to the FPGA DIN pin. The FPGA
generates the appropriate number of clock pulses to
complete the configuration. Once configured, it disables the
PROM. When the FPGA is in Slave Serial mode, the PROM
and the FPGA must both be clocked by an incoming signal.
The XC17V08(1) and XC17V16 PROM can optionally
configure a Xilinx FPGA using the FPGA Parallel
(SelectMAP) configuration mode interface. When the FPGA
is in Master SelectMAP mode, the FPGA generates the
configuration clock that drives the PROM.
When the FPGA is in Slave SelectMAP mode, an external,
free-running oscillator generates the configuration clock
that drives the PROM and the FPGA. After the rising
configuration clock (CCLK) edge, data is available on the
PROMs DATA (D0-D7) pins. The data is clocked into the
FPGA on the following rising edge of the CCLK (Figure 3).
Multiple PROMs can be concatenated by using the CEO
output to drive the CE input of the following device. The
clock inputs and the DATA outputs of all PROMs in this
chain are interconnected. All devices are compatible and
can be cascaded with other members of the family.
For device programming, either the Xilinx ISE Foundation or
ISE WebPACK software compiles the FPGA design file into
a standard Hex format, which is then transferred to most
commercial PROM programmers.
0
XC17V00 Series Configuration PROMs
DS073 (v2.0) April 7, 2014
08
Product Specification
R
1. Specific part number and package combinations have been discontinued. Refer to XCN07010. Discontinued part number and package combinations
remain in this data sheet for reference.
相關PDF資料
PDF描述
R2S8-1509/P CONV DC/DC 2W 15VIN 9VOUT SMD
V150C5H100BL2 CONVERTER MOD DC/DC 5V 100W
VE-B1P-CY-F2 CONVERTER MOD DC/DC 13.8V 50W
TOP250YN IC OFFLINE SWIT UVLO HV TO220
T97F336K050CAB CAP TANT 33UF 50V 10% 3024
相關代理商/技術參數
參數描述
XC17V01SO20I 功能描述:IC PROM SER 1MBIT 3.3V 20-SOIC RoHS:否 類別:集成電路 (IC) >> 存儲器 - 用于 FPGA 的配置 Proms 系列:- 產品變化通告:Product Discontinuation 28/Jul/2010 標準包裝:98 系列:- 可編程類型:OTP 存儲容量:300kb 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應商設備封裝:8-TSOP 包裝:管件
XC17V01V08C 制造商:XILINX 制造商全稱:XILINX 功能描述:XC17V00 Series Configuration PROM
XC17V01V08I 制造商:XILINX 制造商全稱:XILINX 功能描述:XC17V00 Series Configuration PROM
XC17V01VO8C 功能描述:IC PROM SER 1M 8-SOIC RoHS:否 類別:集成電路 (IC) >> 存儲器 - 用于 FPGA 的配置 Proms 系列:- 產品變化通告:Product Discontinuation 28/Jul/2010 標準包裝:98 系列:- 可編程類型:OTP 存儲容量:300kb 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應商設備封裝:8-TSOP 包裝:管件
XC17V01VO8I 功能描述:IC PROM SER 1M 8-SOIC RoHS:否 類別:集成電路 (IC) >> 存儲器 - 用于 FPGA 的配置 Proms 系列:- 產品變化通告:Product Discontinuation 28/Jul/2010 標準包裝:98 系列:- 可編程類型:OTP 存儲容量:300kb 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應商設備封裝:8-TSOP 包裝:管件
主站蜘蛛池模板: 贵阳市| 澄江县| 平南县| 咸宁市| 泰宁县| 上思县| 盐亭县| 炉霍县| 郓城县| 池州市| 莒南县| 台江县| 南宁市| 灵石县| 商洛市| 运城市| 嘉祥县| 常宁市| 广河县| 明溪县| 苗栗县| 门源| 黄梅县| 阿坝县| 思茅市| 高雄县| 石嘴山市| 宜昌市| 韶关市| 蓝山县| 延安市| 仁布县| 永平县| 铜川市| 新田县| 南和县| 格尔木市| 定安县| 长乐市| 巫溪县| 安阳市|