欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: XC17V01VO8I
廠商: Xilinx Inc
文件頁數: 1/15頁
文件大小: 0K
描述: IC PROM SER 1M 8-SOIC
產品變化通告: Product Discontinuation Notice 14/May/2007
標準包裝: 98
可編程類型: OTP
存儲容量: 1Mb
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
封裝/外殼: 8-SOIC(0.154",3.90mm 寬)
供應商設備封裝: 8-TSOP
包裝: 管件
DS073 (v2.0) April 7, 2014
Product Specification
1
Copyright 2000–2014 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and
other countries. All other trademarks are the property of their respective owners.
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
Features
One-time programmable (OTP) read-only memory
designed to store configuration bitstreams of
Xilinx FPGA devices
Simple interface to the FPGA
Cascadable for storing longer or multiple bitstreams
Programmable reset polarity (active High or active
Low) for compatibility with different FPGA solutions
Low-power CMOS floating-gate process
3.3V supply voltage
Guaranteed 20 year life data retention
Available in compact plastic packages: VQ44, PC44,
PC20, VO8, and SO20(1)
Programming support by leading programmer
manufacturers
Design support using the ISE Foundation and
ISE WebPACK software
Dual configuration modes for the XC17V16 and
XC17V08(1) devices
Serial slow/fast configuration (up to 20 Mb/s)
Parallel (up to 160 Mb/s at 20 MHz)
Description
Xilinx introduces the high-density XC17V00 family of
configuration PROMs which provide an easy-to-use, cost-
effective method for storing large Xilinx FPGA configuration
bitstreams. Initial devices in the 3.3V family are available in
16 Mb, 8 Mb, 4 Mb, 2 Mb, and 1 Mb densities. See Figure 1
and Figure 2 for simplified block diagrams of the XC17V00
family.
The XC17V00 PROM can configure a Xilinx FPGA using
the FPGA serial configuration mode interface. When the
FPGA is in Master Serial mode, it generates a configuration
clock that drives the PROM. A short access time after the
rising clock edge, data appears on the PROM DATA output
pin that is connected to the FPGA DIN pin. The FPGA
generates the appropriate number of clock pulses to
complete the configuration. Once configured, it disables the
PROM. When the FPGA is in Slave Serial mode, the PROM
and the FPGA must both be clocked by an incoming signal.
The XC17V08(1) and XC17V16 PROM can optionally
configure a Xilinx FPGA using the FPGA Parallel
(SelectMAP) configuration mode interface. When the FPGA
is in Master SelectMAP mode, the FPGA generates the
configuration clock that drives the PROM.
When the FPGA is in Slave SelectMAP mode, an external,
free-running oscillator generates the configuration clock
that drives the PROM and the FPGA. After the rising
configuration clock (CCLK) edge, data is available on the
PROMs DATA (D0-D7) pins. The data is clocked into the
FPGA on the following rising edge of the CCLK (Figure 3).
Multiple PROMs can be concatenated by using the CEO
output to drive the CE input of the following device. The
clock inputs and the DATA outputs of all PROMs in this
chain are interconnected. All devices are compatible and
can be cascaded with other members of the family.
For device programming, either the Xilinx ISE Foundation or
ISE WebPACK software compiles the FPGA design file into
a standard Hex format, which is then transferred to most
commercial PROM programmers.
0
XC17V00 Series Configuration PROMs
DS073 (v2.0) April 7, 2014
08
Product Specification
R
1. Specific part number and package combinations have been discontinued. Refer to XCN07010. Discontinued part number and package combinations
remain in this data sheet for reference.
相關PDF資料
PDF描述
VI-211-CY-F1 CONVERTER MOD DC/DC 12V 50W
XC17V01SO20I IC PROM SER 1MBIT 3.3V 20-SOIC
650090-3 CONN CARDEDGE 40DL POS .050 GOLD
EBC20DREN-S13 CONN EDGECARD 40POS .100 EXTEND
TOP226YN IC OFFLINE SWIT PWM OCP HV TO220
相關代理商/技術參數
參數描述
XC17V01VQ44C 制造商:XILINX 制造商全稱:XILINX 功能描述:XC17V00 Series Configuration PROM
XC17V01VQ44I 制造商:XILINX 制造商全稱:XILINX 功能描述:XC17V00 Series Configuration PROM
XC17V02PC20C 功能描述:IC PROM SER 2MBIT 3.3V 20-PLCC RoHS:否 類別:集成電路 (IC) >> 存儲器 - 用于 FPGA 的配置 Proms 系列:- 產品變化通告:Product Discontinuation 28/Jul/2010 標準包裝:98 系列:- 可編程類型:OTP 存儲容量:300kb 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應商設備封裝:8-TSOP 包裝:管件
XC17V02PC20I 功能描述:IC PROM SER 2MBIT 3.3V 20-PLCC RoHS:否 類別:集成電路 (IC) >> 存儲器 - 用于 FPGA 的配置 Proms 系列:- 產品變化通告:Product Discontinuation 28/Jul/2010 標準包裝:98 系列:- 可編程類型:OTP 存儲容量:300kb 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應商設備封裝:8-TSOP 包裝:管件
XC17V02PC44C 功能描述:IC PROM SER 2MBIT 3.3V 44-PLCC RoHS:否 類別:集成電路 (IC) >> 存儲器 - 用于 FPGA 的配置 Proms 系列:- 產品變化通告:Product Discontinuation 28/Jul/2010 標準包裝:98 系列:- 可編程類型:OTP 存儲容量:300kb 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應商設備封裝:8-TSOP 包裝:管件
主站蜘蛛池模板: 金乡县| 九龙城区| 石狮市| 忻州市| 静海县| 镇江市| 宣化县| 卢龙县| 阿拉善右旗| 武夷山市| 萍乡市| 宜良县| 白银市| 吉首市| 铜山县| 靖边县| 乌拉特中旗| 彰化县| 海阳市| 融水| 杭锦后旗| 都昌县| 隆安县| 北碚区| 中西区| 昌黎县| 乐亭县| 阿城市| 灵丘县| 焉耆| 遂溪县| 岳阳县| 大竹县| 阳信县| 松滋市| 镇江市| 仁布县| 梧州市| 武川县| 凌云县| 佛教|