欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: XC2C256-7FTG256C
廠商: Xilinx Inc
文件頁數: 1/16頁
文件大小: 0K
描述: IC CR-II CPLD 256MCELL 256-BGA
標準包裝: 90
系列: CoolRunner II
可編程類型: 系統內可編程
最大延遲時間 tpd(1): 6.7ns
電壓電源 - 內部: 1.7 V ~ 1.9 V
邏輯元件/邏輯塊數目: 16
宏單元數: 256
門數: 6000
輸入/輸出數: 184
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 256-LBGA
供應商設備封裝: 256-FTBGA
包裝: 托盤
產品目錄頁面: 600 (CN2011-ZH PDF)
配用: 122-1573-ND - KIT STARTER COOLRUNNER-II LP/LC
122-1512-ND - KIT DESIGN CPLD W/BATT HOLDER
其它名稱: 122-1400
DS090 (v3.1) September 11, 2008
1
Product Specification
2002–2008 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
Features
Optimized for 1.8V systems
-
Industry’s fastest low power CPLD
-
Densities from 32 to 512 macrocells
Industry’s best 0.18 micron CMOS CPLD
-
Optimized architecture for effective logic synthesis
-
Multi-voltage I/O operation — 1.5V to 3.3V
Advanced system features
-
Fastest in system programming
1.8V ISP using IEEE 1532 (JTAG) interface
-
On-The-Fly Reconfiguration (OTF)
-
IEEE1149.1 JTAG Boundary Scan Test
-
Optional Schmitt trigger input (per pin)
-
Multiple I/O banks on all devices
-
Unsurpassed low power management
DataGATE external signal control
-
Flexible clocking modes
Optional DualEDGE triggered registers
Clock divider (
÷ 2,4,6,8,10,12,14,16)
CoolCLOCK
-
Global signal options with macrocell control
Multiple global clocks with phase selection per
macrocell
Multiple global output enables
Global set/reset
-
Abundant product term clocks, output enables and
set/resets
-
Efficient control term clocks, output enables and
set/resets for each macrocell and shared across
function blocks
-
Advanced design security
-
Open-drain output option for Wired-OR and LED
drive
-
Optional bus-hold, 3-state or weak pullup on select
I/O pins
-
Optional configurable grounds on unused I/Os
-
Mixed I/O voltages compatible with 1.5V, 1.8V,
2.5V, and 3.3V logic levels on all parts
-
SSTL2_1,SSTL3_1, and HSTL_1 on 128
macrocell and denser devices
-
Hot pluggable
PLA architecture
-
Superior pinout retention
-
100% product term routability across function block
Wide package availability including fine pitch:
-
Chip Scale Package (CSP) BGA, Fine Line BGA,
TQFP, PQFP, VQFP, and QFN packages
-
Pb-free available for all packages
Design entry/verification using Xilinx and industry
standard CAE tools
Free software support for all densities using Xilinx
WebPACK tool
Industry leading nonvolatile 0.18 micron CMOS
process
-
Guaranteed 1,000 program/erase cycles
-
Guaranteed 20 year data retention
Family Overview
Xilinx CoolRunner-II CPLDs deliver the high speed and
ease of use associated with the XC9500/XL/XV CPLD fam-
ily with the extremely low power versatility of the XPLA3
family in a single CPLD. This means that the exact same
parts can be used for high-speed data communications/
computing systems and leading edge portable products,
with the added benefit of In System Programming. Low
power consumption and high-speed operation are com-
bined into a single family that is easy to use and cost effec-
tive. Clocking techniques and other power saving features
extend the users’ power budget. The design features are
supported starting with Xilinx ISE 4.1i WebPACK tool.
Additional details can be found in Further Reading,
Table 1 shows the macrocell capacity and key timing
parameters for the CoolRunner-II CPLD family.
0
CoolRunner-II CPLD Family
DS090 (v3.1) September 11, 2008
00
Product Specification
R
Table 1: CoolRunner-II CPLD Family Parameters
XC2C32A
XC2C64A
XC2C128
XC2C256
XC2C384
XC2C512
Macrocells
32
64
128
256
384
512
Max I/O
33
64
100
184
240
270
TPD (ns)
3.8
4.6
5.7
7.1
TSU (ns)
1.9
2.0
2.4
2.9
2.6
TCO (ns)
3.7
3.9
4.2
4.5
5.8
FSYSTEM1 (MHz)
323
263
244
256
217
179
相關PDF資料
PDF描述
VI-2TP-CY-F1 CONVERTER MOD DC/DC 13.8V 50W
VI-B1D-CY-F2 CONVERTER MOD DC/DC 85V 50W
R2D12-0512/P CONV DC/DC 2W +/-12VOUT SMD
VI-JTN-CW-B1 CONVERTER MOD DC/DC 18.5V 100W
VI-2TN-CY-F4 CONVERTER MOD DC/DC 18.5V 50W
相關代理商/技術參數
參數描述
XC2C256-7FTG256C4124 制造商:Xilinx 功能描述:
XC2C256-7FTG256I 功能描述:IC CR-II CPLD 256MCELL 256FTBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - CPLD(復雜可編程邏輯器件) 系列:CoolRunner II 標準包裝:24 系列:CoolRunner II 可編程類型:系統內可編程 最大延遲時間 tpd(1):7.1ns 電壓電源 - 內部:1.7 V ~ 1.9 V 邏輯元件/邏輯塊數目:24 宏單元數:384 門數:9000 輸入/輸出數:173 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:208-BFQFP 供應商設備封裝:208-PQFP(28x28) 包裝:托盤
XC2C256-7PQ208C 制造商:Xilinx 功能描述:CPLD COOLRUNNER-II 6K GATES 256 MCRCLLS 300MHZ 0.18UM 1.8V 2 - Trays 制造商:Xilinx 功能描述:IC CPLD 256MC 6.7NS 208PQFP 制造商:Xilinx 功能描述:IC CR-II CPLD 256MCELL 208PQFP
XC2C256-7PQ208CES 制造商:Xilinx 功能描述:
XC2C256-7PQ208I 制造商:Xilinx 功能描述:CPLD COOLRUNNER-II 6K GATES 256 MCRCLLS 300MHZ 0.18UM 1.8V 2 - Trays 制造商:Xilinx 功能描述:IC SYSTEM GATE 制造商:Xilinx 功能描述:IC CR-II CPLD 256MCELL 208PQFP 制造商:Xilinx 功能描述:IC CPLD 256MC 6.7NS 208PQFP
主站蜘蛛池模板: 台安县| 亳州市| 蛟河市| 苍溪县| 福建省| 庆元县| 尉氏县| 休宁县| 当涂县| 蓝田县| 合山市| 龙岩市| 拉萨市| 龙川县| 九台市| 阳东县| 武强县| 正阳县| 白河县| 张家川| 嘉定区| 九龙坡区| 仁寿县| 温泉县| 高碑店市| 平阳县| 泰和县| 依安县| 磐安县| 长白| 大荔县| 吴川市| 建德市| 富裕县| 隆德县| 岳池县| 阿鲁科尔沁旗| 江城| 钦州市| 余姚市| 彭州市|