欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: XC95144XL-7CSG144I
廠商: Xilinx Inc
文件頁數: 1/12頁
文件大?。?/td> 0K
描述: IC CPLD 144MCELL 7.5NS 144-CSBGA
標準包裝: 198
系列: XC9500XL
可編程類型: 系統內可編程(最少 10,000 次編程/擦除循環)
最大延遲時間 tpd(1): 7.5ns
電壓電源 - 內部: 3 V ~ 3.6 V
邏輯元件/邏輯塊數目: 8
宏單元數: 144
門數: 3200
輸入/輸出數: 117
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 144-TFBGA,CSPBGA
供應商設備封裝: 144-LCSBGA(12x12)
包裝: 托盤
DS056 (v2.0) April 3, 2007
1
Product Specification
1998-2007 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
Features
5 ns pin-to-pin logic delays
System frequency up to 178 MHz
144 macrocells with 3,200 usable gates
Available in small footprint packages
-
100-pin TQFP (81 user I/O pins)
-
144-pin TQFP (117 user I/O pins)
-
144-CSP (117 user I/O pins)
-
Pb-free available for all packages
Optimized for high-performance 3.3V systems
-
Low power operation
-
5V tolerant I/O pins accept 5V, 3.3V, and 2.5V
signals
-
3.3V or 2.5V output capability
-
Advanced 0.35 micron feature size CMOS
Fast FLASH technology
Advanced system features
-
In-system programmable
-
Superior pin-locking and routability with
Fast CONNECT II switch matrix
-
Extra wide 54-input Function Blocks
-
Up to 90 product-terms per macrocell with
individual product-term allocation
-
Local clock inversion with three global and one
product-term clocks
-
Individual output enable per output pin with local
inversion
-
Input hysteresis on all user and boundary-scan pin
inputs
-
Bus-hold circuitry on all user pin inputs
-
Full IEEE Standard 1149.1 boundary-scan (JTAG)
Fast concurrent programming
Slew rate control on individual outputs
Enhanced data security features
Excellent quality and reliability
-
Endurance exceeding 10,000 program/erase
cycles
-
20 year data retention
-
ESD protection exceeding 2,000V
Pin-compatible with 5V-core XC95144 device in the
100-pin TQFP package
WARNING: Programming temperature range of
TA = 0° C to +70° C
Description
The XC95144XL is a 3.3V CPLD targeted for high-perfor-
mance, low-voltage applications in leading-edge communi-
cations and computing systems. It is comprised of eight
54V18 Function Blocks, providing 3,200 usable gates with
propagation delays of 5 ns. See Figure 2 for overview.
Power Estimation
Power dissipation in CPLDs can vary substantially depend-
ing on the system frequency, design application and output
loading. To help reduce power dissipation, each macrocell
in a XC9500XL device may be configured for low-power
mode (from the default high-performance mode). In addi-
tion, unused product-terms and macrocells are automati-
cally deactivated by the software to further conserve power.
For a general estimate of ICC, the following equation may be
used:
ICC(mA) = MCHS(0.175*PTHS + 0.345) + MCLP(0.052*PTLP
+ 0.272) + 0.04 * MCTOG(MCHS +MCLP)* f
where:
MCHS = # macrocells in high-speed configuration
PTHS = average number of high-speed product terms
per macrocell
MCLP = # macrocells in low power configuration
PTLP = average number of low power product terms per
macrocell
f = maximum clock frequency
MCTOG = average % of flip-flops toggling per clock
(~12%)
This calculation was derived from laboratory measurements
of an XC9500XL part filled with 16-bit counters and allowing
a single output (the LSB) to be enabled. The actual ICC
value varies with the design application and should be veri-
fied during normal system operation. Figure 1 shows the
above estimation in a graphical form. For a more detailed
discussion of power consumption in this device, see Xilinx
0
XC95144XL High Performance
CPLD
DS056 (v2.0) April 3, 2007
00
Product Specification
R
相關PDF資料
PDF描述
SMK316B7682MF-T CAP CER 6800PF 630V 20% X7R 1206
EEM06DSEH CONN EDGECARD 12POS .156 EYELET
ASC35DREI CONN EDGECARD 70POS .100 EYELET
ESC07DRTI-S13 CONN EDGECARD 14POS .100 EXTEND
ESC07DRAH CONN EDGECARD 14POS R/A .100 SLD
相關代理商/技術參數
參數描述
XC95144XL-7TQ100C 功能描述:IC CPLD 144 MCELL 3.3V 100-TQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - CPLD(復雜可編程邏輯器件) 系列:XC9500XL 標準包裝:24 系列:CoolRunner II 可編程類型:系統內可編程 最大延遲時間 tpd(1):7.1ns 電壓電源 - 內部:1.7 V ~ 1.9 V 邏輯元件/邏輯塊數目:24 宏單元數:384 門數:9000 輸入/輸出數:173 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:208-BFQFP 供應商設備封裝:208-PQFP(28x28) 包裝:托盤
XC95144XL-7TQ100C0962 制造商:Xilinx 功能描述:XLXXC95144XL-7TQ100C0962 IC SYSTEM GATE
XC95144XL-7TQ100I 功能描述:IC CPLD 144 MCELL ITEMP 100-TQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - CPLD(復雜可編程邏輯器件) 系列:XC9500XL 標準包裝:24 系列:CoolRunner II 可編程類型:系統內可編程 最大延遲時間 tpd(1):7.1ns 電壓電源 - 內部:1.7 V ~ 1.9 V 邏輯元件/邏輯塊數目:24 宏單元數:384 門數:9000 輸入/輸出數:173 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:208-BFQFP 供應商設備封裝:208-PQFP(28x28) 包裝:托盤
XC95144XL-7TQ100I0962 制造商:Xilinx 功能描述:
XC95144XL-7TQ144C 功能描述:IC 3.3V CPLD COMM. TEMP 144TQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - CPLD(復雜可編程邏輯器件) 系列:XC9500XL 標準包裝:24 系列:CoolRunner II 可編程類型:系統內可編程 最大延遲時間 tpd(1):7.1ns 電壓電源 - 內部:1.7 V ~ 1.9 V 邏輯元件/邏輯塊數目:24 宏單元數:384 門數:9000 輸入/輸出數:173 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:208-BFQFP 供應商設備封裝:208-PQFP(28x28) 包裝:托盤
主站蜘蛛池模板: 苏州市| 天峻县| 荣成市| 鹤山市| 旬阳县| 乐至县| 金昌市| 开阳县| 山东省| 金门县| 阿尔山市| 丰宁| 漳浦县| 江安县| 抚松县| 达州市| 文安县| 武宁县| 井研县| 澎湖县| 阜宁县| 万安县| 绥德县| 阿拉尔市| 竹山县| 十堰市| 黄陵县| 建湖县| 武陟县| 晋宁县| 宝鸡市| 改则县| 乌什县| 青海省| 台山市| 本溪市| 渝中区| 万宁市| 河北省| 江津市| 肇州县|