欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): XRK39653IQ-F
廠商: EXAR CORP
元件分類: 時(shí)鐘及定時(shí)
英文描述: 3.3V, 8-OUTPUT ZERO DELAY BUFFER
中文描述: 39653 SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
封裝: 7 X 7 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-32
文件頁(yè)數(shù): 1/7頁(yè)
文件大小: 62K
代理商: XRK39653IQ-F
Exar
Corporation 48720 Kato Road, Fremont CA, 94538
(510) 668-7000
FAX (510) 668-7017
www.exar.com
xr
PRELIMINARY
XRK39653
3.3V, 8-OUTPUT ZERO DELAY BUFFER
FEBRUARY 2006
XRK39653 GENERAL DESCRIPTION
REV. P1.0.0
The XRK39653 is a low voltage high performance PLL
based zero delay buffer/clock generator designed for high
speed clock distribution applications. It provides 9 low
skew, low jitter outputs ideal for networking, computing and
telecom applications.
The PLL based design allows the 9 outputs (8 clock outputs
and 1 feedback output) to be phase aligned to the input ref-
erence clock. The outputs source LVCMOS compatible lev-
els and can drive 50
Ω
transmission lines. If series
termination is used, each output can drive up to 2 lines pro-
viding effectively a fanout of 1:16. The XRK39653’s refer-
ence input accepts a LVPECL clock source.
For normal operation (PLL used to source the outputs), the
feedback output (QFB) is connected to the feedback input
(FB_IN). The VCO range of operation is 200 to 500MHz.
This means that the input/output ranges are determined by
the divider setting. If ÷4 is used, the input/output range is 50
to 125MHz (high range), if ÷8 is used the input/output range
is 25 to 62.5MHz (low range).
For testing purposes two PLL bypass modes are provided.
The first simply replaces the PLL output with the reference
clock (PLL_EN=0, BYPASS=1). The dividers are still in
use. The second is a full bypass mode that has the PLL
and divider operation removed (BYPASS=0). In this mode
the reference clock directly sources the outputs drivers.
FEATURES
8 LVCMOS Clock Outputs
1 Feedback Output
LVPECL reference clock input
25-200 MHz input/output frequency range
Input/Output range (
÷4): 50-125MHz
Input/Output range (
÷8): 25-62.5MHz
150ps max output to output skew
Two bypass test mode options
Fully Integrated PLL
3.3V Operation
Pin compatible with MPC9353
Industrial temp range:
-40°C to +85°C
32-Lead TQFP Packaging
F
IGURE
1. B
LOCK
D
IAGRAM
OF
THE
XRK39653
PLL
FB
Ref
1
0
1
0
1
0
FB_IN
PLL_EN
OE
PECL
PECL
Q5
Q6
Q7
QFB
2
÷
4
÷
Q4
Q0
Q1
Q2
Q3
VCO_SEL
BYPASS
VDD
VDD
相關(guān)PDF資料
PDF描述
XRK39910 3.3V LOW SKEW PLL CLOCK DRIVER
XRK39910CD-2 3.3V LOW SKEW PLL CLOCK DRIVER
XRK39910CD-5 3.3V LOW SKEW PLL CLOCK DRIVER
XRK39910ID-2 3.3V LOW SKEW PLL CLOCK DRIVER
XRK49911 3.3V HIGH-SPEED (110 MHZ) PROGRAMMABLE SKEW CLOCK BUFFER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XRK39910 制造商:EXAR 制造商全稱:EXAR 功能描述:3.3V LOW SKEW PLL CLOCK DRIVER
XRK39910CD-2 制造商:EXAR 制造商全稱:EXAR 功能描述:3.3V LOW SKEW PLL CLOCK DRIVER
XRK39910CD-5 制造商:EXAR 制造商全稱:EXAR 功能描述:3.3V LOW SKEW PLL CLOCK DRIVER
XRK39910CD-7 制造商:EXAR 制造商全稱:EXAR 功能描述:3.3V LOW SKEW PLL CLOCK DRIVER
XRK39910ID-2 制造商:EXAR 制造商全稱:EXAR 功能描述:3.3V LOW SKEW PLL CLOCK DRIVER
主站蜘蛛池模板: 沐川县| 无棣县| 襄垣县| 垣曲县| 洪雅县| 延津县| 霸州市| 漠河县| 宣威市| 沙坪坝区| 横峰县| 晋江市| 兴海县| 贵定县| 德化县| 汕尾市| 香河县| 绥芬河市| 克拉玛依市| 银川市| 泗洪县| 弋阳县| 长乐市| 皋兰县| 莫力| 棋牌| 方山县| 丹东市| 志丹县| 紫云| 莫力| 黑水县| 措勤县| 屯昌县| 枝江市| 瓦房店市| 宕昌县| 老河口市| 慈溪市| 北海市| 龙江县|