欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): 74HC623
英文描述: HC620 3 STATE INVERTING HC623 3 STATE NON INVERTING OCTAL BUS TRANSCEIVER
中文描述: HC620三態(tài)反相HC623三態(tài)非反相八進(jìn)制總線收發(fā)器
文件頁(yè)數(shù): 1/11頁(yè)
文件大小: 258K
代理商: 74HC623
M54/74HC620
M54/74HC623
October 1992
HC620 3 STATE INVERTING HC623 3 STATE NON INVERTING
.
HIGH SPEED
t
PD
= 10 ns(TYP.) AT V
CC
= 5 V
.
LOWPOWER DISSIPATION
I
CC
= 4
μ
A(MAX.) AT T
A
= 25
°
C
.
HIGH NOISE IMMUNITY
V
NIH
= V
NIL
= 28 % V
CC
(MIN.)
.
OUTPUT DRIVE CAPABILITY
15 LSTTL LOADS
.
SYMMETRICAL OUTPUT IMPEDANCE
|I
OH
| = I
OL
= 6 mA(MIN.)
.
BALANCEDPROPAGATION DELAYS
t
PLH
= t
PHL
.
WIDE OPERATING VOLTAGE RANGE
V
CC
(OPR) = 2 V to 6 V
.
PIN ANDFUNCTION COMPATIBLE
WITH LS620/623
OCTAL BUS TRANSCEIVER
B1R
(Plastic Package)
ORDER CODES :
M54HCXXXF1R
M74HCXXXB1R
M74HCXXXM1R
M74HCXXXC1R
F1R
(CeramicPackage)
M1R
(MicroPackage)
C1R
(Chip Carrier)
PIN CONNECTIONS
(top view)
NC =
No Internal
Connection
DESCRIPTION
The M54/74HC620/623 are high speed CMOS
OCTALBUS TRANSCEIVERS fabricated in silicon
gate C
2
MOS technology. They have the same high
speed performance of LSTTL combined with true
CMOS low powerconsumption.
Theseoctalbus transceivers aredesigned for asyn-
chronous two-way communication between data
buses. The control function implementation allows
maximum flexibility in timing.
These devices allow data transmission from the A
bus to Bbus or from the B to the A bus depending
upon the logic levels at the enable inputs (GBAand
GAB).The enable inputs can beused to disable the
device so that the buses are effectively isolated.
The dual-enable configuration gives these devices
thecapability tostoredataby simultaneousenabling
of GBA and GAB.
Each output reinforces its input in this transceiver
configuration. Thus, when both control inputs are
enabled and all other data sources to the two sets
of bus lines are at high impedance, both sets of bus
lines(16 inall) will remain at their last states. The 8-
bit codes appearing on thetwo sets of buses will be
identical for the ’HC623 or complementary for the
’HC620. All inputs are equipped with protection cir-
cuits against static discharge and transient excess
voltage.
1/11
相關(guān)PDF資料
PDF描述
74HC6323AD-T Prescaler/Frequency Divider
74HC640D-T SC70/µDFN, Single/Dual Low-Voltage, Low-Power µP Reset Circuits
74HC643D-T 8-Bit Inverting/Non-Inverting Bus Trasceiver
74HC646D-T SC70/µDFN, Single/Dual Low-Voltage, Low-Power µP Reset Circuits
74HC648D-T SC70/µDFN, Single/Dual Low-Voltage, Low-Power µP Reset Circuits
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74HC6323AD 功能描述:計(jì)數(shù)器 IC PROG RIPPLE COUNTER W/OSC RoHS:否 制造商:NXP Semiconductors 計(jì)數(shù)器類型:Binary Counters 邏輯系列:74LV 位數(shù):10 計(jì)數(shù)法: 計(jì)數(shù)順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel
74HC6323AD,112 功能描述:計(jì)數(shù)器 IC PROG RIPPLE COUNTER RoHS:否 制造商:NXP Semiconductors 計(jì)數(shù)器類型:Binary Counters 邏輯系列:74LV 位數(shù):10 計(jì)數(shù)法: 計(jì)數(shù)順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel
74HC6323AD,118 功能描述:計(jì)數(shù)器 IC PROGRAMBL RIPPLE CNTR W/OSC 3S RoHS:否 制造商:NXP Semiconductors 計(jì)數(shù)器類型:Binary Counters 邏輯系列:74LV 位數(shù):10 計(jì)數(shù)法: 計(jì)數(shù)順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel
74HC640D 功能描述:總線收發(fā)器 OCTAL BUS TRANSCVR INV 3-S RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數(shù)量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時(shí)間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
74HC640D,652 功能描述:總線收發(fā)器 OCTAL BUS TRANSCVR RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數(shù)量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時(shí)間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
主站蜘蛛池模板: 绥化市| 桂平市| 阿城市| 永康市| 翁源县| 阿瓦提县| 营山县| 长葛市| 汝阳县| 平潭县| 达拉特旗| 新晃| 莱州市| 元谋县| 盐边县| 应用必备| 平凉市| 措美县| 新巴尔虎左旗| 湟中县| 金山区| 莎车县| 广东省| 邳州市| 太谷县| 富宁县| 策勒县| 仙桃市| 阿合奇县| 密山市| 和平县| 安塞县| 麻城市| 彩票| 安陆市| 澄江县| 宝鸡市| 乌兰察布市| 双辽市| 云和县| 海盐县|