欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): 9161A-01CW16WLF
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時(shí)鐘產(chǎn)生/分配
英文描述: 120 MHz, VIDEO CLOCK GENERATOR, PDSO16
封裝: 0.300 INCH, SOIC-16
文件頁數(shù): 1/15頁
文件大?。?/td> 539K
代理商: 9161A-01CW16WLF
Integrated
Circuit
Systems, Inc.
General Description
Features
ICS9161A
9161
Block Diagram
Dual Programmable Graphics Frequency Generator
9161-A RevG 10/04/00
The ICS9161A is a fully programmable graphics clock
generator. It can generate user-specified clock frequencies
using an externally generated input reference or a single crystal.
The output frequency is programmed by entering a 24-bit
digital word through the serial port. Two fully user-
programmable phase-locked loops are offered in a single
package. One PLL is designed to drive the memory clock,
while the second drives the video clock. The outputs may be
changed on-the-fly to any desired frequency between 390 kHz
and 120 MHz. The ICS9161A is ideally suited for any design
where multiple or varying frequencies are required.
This part is ideal for graphics applications. It generates low
jitter, high speed pixel clocks. It can be used to replace multiple,
expensive high speed crystal oscillators. The flexibility of the
device allows it to generate non-standard graphics clocks.
The ICS9161A is also ideal in disk drives. It can generate
zone clocks for constant density recording schemes. The low
profile, 16-pin SOIC or PDIP package and low jitter outputs
are especially attractive in board space critical disk drives.
The leader in the area of multiple output clocks on a single
chip, ICS has been shipping graphics frequency generators
since October, 1990, and is constantly improving the phase-
locked loop. The ICS9161A incorporates a patented fourth
generation PLL that offers the best jitter performance available.
Pin-for-pin and function compatible with ICD2061A
Dual programmable graphics clock generator
Memory and video clocks are individually
programmable on-the-fly
Ideal for designs where multiple or varying frequencies
are required
Increased frequency resolution from optional pre-
divide by 2 on the M counter
Output enable feature available for tristating outputs
Independent clock outputs range from 390 kHz to 120
MHz for VDD >4.75V
Power-down capabilities
Low power, high speed 0.8 CMOS technology
Glitch-free transitions
Available in 16-pin, 300-mil SOIC or PDIP package
ICS reserves the right to make changes in the device data identified in this publication
without further notice. ICS advises its customers to obtain the latest version of all
device data to verify that any information being relied upon by the customer is current
and accurate.
EXTCLK
EXTSEL
VCO OUTPUT
DIVIDER
R=1,2,4,8,16
32,64,128
VCO
CMOS
OUTPUT
DRIVER
MCLK
OE
VCO
DIVIDE
(N÷)
VCO OUTPUT
DIVIDER
R=1,2,4,8,16
32,64,128
VCO
REF
DIVIDE
(M÷)
MUX
CMOS
OUTPUT
DRIVER
VCLK
D14-D20
7
D0-D3
4
D11-D13
3
REF
f
D14-D20
7
D4-D10
7
D0-D3
4
D11-D13
3
24
MCLK
(D0-D20)
21
VCLK
(D0-D20)
21
REGISTERS
3
ADDRESS
INIT
ROM
POR
INIT1
INIT2
SEL0-CLK
SEL1-DATA
DECODE
LOGIC
21
DATA
CONTROL REG
XTAL
OSC
X1
X2
PD
3-TO-1
MUX
Pscale
P= 2or4
REF
DIVIDE
(M÷)
D4-D10
7
VCO
DIVIDE
(N÷)
Pscale
P= 2
相關(guān)PDF資料
PDF描述
9161A-01CW16W 120 MHz, VIDEO CLOCK GENERATOR, PDSO16
9162C 2M X 32 FAST PAGE DRAM MODULE, 60 ns, SMA72
9163901MFA QUAD LINE DRIVER, CDFP16
9163901MEA QUAD LINE DRIVER, CDIP16
9163901M2A QUAD LINE DRIVER, CQCC20
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
9-161A-R 制造商:Cinch Connectors 功能描述:
9161-CHR-BULK 制造商:Belden Inc 功能描述:
9-161-L 制造商:Cinch Connectors 功能描述:
9-161-R 制造商:Cinch Connectors 功能描述:Conn Terminal Strip 9 POS 11.13mm Crimp ST Cable Mount
9162 功能描述:PROTO-BOARD 14/16PIN SOIC SMD RoHS:是 類別:原型開發(fā)產(chǎn)品 >> 適配器,可互換接口板 系列:9000, Surfboards® 標(biāo)準(zhǔn)包裝:1 系列:- 原型板類型:- Package Accepted:- 尺寸/尺寸:- 位置數(shù):- 孔直徑:- 板厚度:- 材質(zhì):-
主站蜘蛛池模板: 凤凰县| 昭苏县| 黔西县| 葵青区| 康平县| 大荔县| 嵩明县| 临清市| 钦州市| 南皮县| 勐海县| 钟祥市| 卢龙县| 湖南省| 宝清县| 隆安县| 贡山| 仪征市| 广州市| 札达县| 阿城市| 舞钢市| 宜良县| 江北区| 定边县| 塘沽区| 西乌珠穆沁旗| 得荣县| 阆中市| 庄浪县| 屏山县| 封丘县| 辽源市| 宜兴市| 孟村| 洛南县| 海林市| 鸡泽县| 曲松县| 保靖县| 阿克陶县|