欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7665AST
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 16-Bit, 570 kSPS CMOS ADC
中文描述: 4-CH 16-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL/PARALLEL ACCESS, PQFP48
封裝: LOW PROFILE, MS-026BBC, QFP-48
文件頁數: 7/24頁
文件大小: 348K
代理商: AD7665AST
REV. 0
AD7665
–7–
Pin
No.
Mnemonic
Type
Description
21
DATA[8]
or SDOUT
DO
When SER/
PAR
is LOW, this output is used as Bit 8 of the Parallel Port Data Output Bus.
When SER/
PAR
is HIGH, this output, part of the serial port, is used as a serial data output
synchronized to SCLK. Conversion results are stored in an on-chip register. The AD7665
provides the conversion result, MSB first, from its internal shift register. The DATA format is
determined by the logic level of OB/
2C
. In serial mode, when EXT/
INT
is LOW, SDOUT is
valid on both edges of SCLK.
In serial mode, when EXT/
INT
is HIGH:
If INVSCLK is LOW, SDOUT is updated on SCLK rising edge and valid on the next
falling edge.
If INVSCLK is HIGH, SDOUT is updated on SCLK falling edge and valid on the next
rising edge.
When SER/
PAR
is LOW, this output is used as Bit 9 of the Parallel Port Data Output Bus.
When SER/
PAR
is HIGH, this pin, part of the serial port, is used as a serial data clock input
or output, dependent upon the logic state of the EXT/
INT
pin. The active edge where the
data SDOUT is updated depends upon the logic state of the INVSCLK pin.
When SER/
PAR
is LOW, this output is used as Bit 10 of the Parallel Port Data Output Bus.
When SER
/PAR
is HIGH, this output, part of the serial port, is used as a digital output frame
synchronization for use with the internal data clock (EXT/
INT
= Logic LOW). When a read
sequence is initiated and INVSYNC is LOW, SYNC is driven HIGH and remains HIGH
while SDOUT output is valid. When a read sequence is initiated and INVSYNC is High,
SYNC is driven LOW and remains LOW while SDOUT output is valid.
When SER/
PAR
is LOW, this output is used as Bit 11 of the Parallel Port Data Output Bus.
When SER/
PAR
is HIGH and EXT/
INT
is HIGH, this output, part of the serial port, is used as
an incomplete read error flag. In slave mode, when a data read is started and not complete when
the following conversion is complete, the current data is lost and RDERROR is pulsed high.
Bit 12 to Bit 15 of the Parallel Port Data Output Bus. When SER/
PAR
is HIGH, these out-
puts are in high impedance.
Busy Output. Transitions HIGH when a conversion is started, and remains HIGH until the
conversion is complete and the data is latched into the on-chip shift register. The falling edge
of BUSY could be used as a data ready clock signal.
Must Be Tied to Digital Ground.
Read Data. When
CS
and
RD
are both LOW, the interface parallel or serial output bus
is enabled.
Chip Select. When
CS
and
RD
are both LOW, the interface parallel or serial output bus is
enabled.
CS
is also used to gate the external serial clock.
Reset Input. When set to a logic HIGH, reset the AD7665. Current conversion, if any, is aborted. If
not used, this pin could be tied to DGND.
Power-Down Input. When set to a logic HIGH, power consumption is reduced and conversions
are inhibited after the current one is completed.
Start Conversion. A falling edge on
CNVST
puts the internal sample/hold into the hold state
and initiates a conversion. In impulse mode (IMPULSE HIGH and WARP LOW), if
CNVST
is held low when the acquisition phase
(
t
8
) is complete, the internal sample/hold is put into
the hold state and a conversion is immediately started.
Must Be Tied to Analog Ground.
Reference Input Voltage.
Reference Input Analog Ground.
Analog Input Ground.
Analog Inputs. Refer to Table I for input range configuration.
22
DATA[9]
or SCLK
DI/O
23
DATA[10]
or SYNC
DO
24
DATA[11]
or RDERROR
DO
25–28
DATA[12:15]
DO
29
BUSY
DO
30
31
DGND
RD
P
DI
32
CS
DI
33
RESET
DI
34
PD
DI
35
CNVST
DI
36
37
38
39
40, 41,
42, 43
AGND
REF
REFGND
INGND
INA, INB,
INC, IND
P
AI
AI
AI
AI
NOTES
AI = Analog Input.
DI = Digital Input.
DI/O = Bidirectional Digital.
DO = Digital Output.
P = Power.
相關PDF資料
PDF描述
AD7665ASTRL 16-Bit, 570 kSPS CMOS ADC
AD7669AN LC2MOS Complete, 8-Bit Analog I/0 Systems
AD7569TE LC2MOS Complete, 8-Bit Analog I/0 Systems
AD7569KN LC2MOS Complete, 8-Bit Analog I/0 Systems
AD7569KP LC2MOS Complete, 8-Bit Analog I/0 Systems
相關代理商/技術參數
參數描述
ad7665astrl 制造商:Analog Devices 功能描述:ADC SGL SAR 570KSPS 16BIT PARALLEL/SERL 48LQFP - Tape and Reel 制造商:Rochester Electronics LLC 功能描述:16-BIT, 500 KSPS CMOS A/D CONVERTER - Tape and Reel
AD7665ASTZ 功能描述:IC ADC 16BIT CMOS 5V 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:PulSAR® 標準包裝:1 系列:- 位數:14 采樣率(每秒):83k 數據接口:串行,并聯 轉換器數目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數目和類型:1 個單端,雙極
AD7665ASTZ 制造商:Analog Devices 功能描述:A/D Converter (A-D) IC
AD7665ASTZRL 功能描述:IC ADC 16BIT CMOS 5V 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:PulSAR® 標準包裝:1 系列:microPOWER™ 位數:8 采樣率(每秒):1M 數據接口:串行,SPI? 轉換器數目:1 功率耗散(最大):- 電壓電源:模擬和數字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應商設備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數目和類型:8 個單端,單極 產品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
AD7666 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit 1 MSPS SAR Unipolar ADC with Ref
主站蜘蛛池模板: 乌拉特中旗| 原平市| 白沙| 嘉鱼县| 灵寿县| 彰化市| 渝中区| 黑山县| 乌拉特中旗| 遂溪县| 昂仁县| 安达市| 车险| 神池县| 金乡县| 克什克腾旗| 德安县| 闵行区| 西乡县| 武夷山市| 巩留县| 贵溪市| 宜春市| 固原市| 宜君县| 天台县| 久治县| 临武县| 通榆县| 宜丰县| 水富县| 宝丰县| 沙雅县| 泗水县| 梓潼县| 凤山市| 屏边| 嘉黎县| 读书| 额尔古纳市| 静安区|