欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7705
廠商: Analog Devices, Inc.
英文描述: 3 V/5 V, 1 mW 2-/3-Channel 16-Bit, Sigma-Delta ADCs
中文描述: 3伏/ 5伏,1毫瓦2-/3-Channel 16位Σ-Δ模數轉換器
文件頁數: 14/32頁
文件大小: 264K
代理商: AD7705
AD7705/AD7706
–14–
REV. A
Data Register (RS2, RS1, RS0 = 0, 1, 1)
The Data Register on the part is a 16-bit read-only register that contains the most up-to-date conversion result from the AD7705/
AD7706. If the Communications Register sets up the part for a write operation to this register, a write operation must actually take
place to return the part to where it is expecting a write operation to the Communications Register. However, the 16 bits of data
written to the part will be ignored by the AD7705/AD7706.
Test Register (RS2, RS1, RS0 = 1, 0, 0); Power-On/Reset Status: 00Hex
The part contains a Test Register that is used when testing the device. The user is advised not to change the status of any of the bits
in this register from the default (Power-on or RESET) status of all 0s as the part will be placed in one of its test modes and will not
operate correctly.
Zero-Scale Calibration Register (RS2, RS1, RS0 = 1, 1, 0); Power-On/Reset Status: 1F4000Hex
The AD7705/AD7706 contains independent sets of zero-scale registers, one for each of the input channels. Each of these registers is
a 24-bit read/write register; 24 bits of data must be written otherwise no data will be transferred to the register. This register is used
in conjunction with its associated full-scale register to form a register pair. These register pairs are associated with input channel
pairs as outlined in Table VII. While the part is set up to allow access to these registers over the digital interface, the part itself no
longer has access to the register coefficients to correctly scale the output data. As a result, there is a possibility that after accessing the
calibration registers (either read or write operation) the first output data read from the part may contain incorrect data. In addition, a
write to the calibration register should not be attempted while a calibration is in progress. These eventualities can be avoided by
taking the FSYNC bit in the mode register high before the calibration register operation and taking it low after the operation is
complete.
Full-Scale Calibration Register (RS2, RS1, RS0 = 1, 1, 1); Power-On/Reset Status: 5761ABHex
The AD7705/AD7706 contains independent sets of full-scale registers, one for each of the input channels. Each of these registers is a
24-bit read/write register; 24 bits of data must be written otherwise no data will be transferred to the register. This register is used in
conjunction with its associated zero-scale register to form a register pair. These register pairs are associated with input channel pairs
as outlined in Table VII. While the part is set up to allow access to these registers over the digital interface, the part itself no longer
has access to the register coefficients to correctly scale the output data. As a result, there is a possibility that after accessing the cali-
bration registers (either read or write operation) the first output data read from the part may contain incorrect data. In addition, a
write to the calibration register should not be attempted while a calibration is in progress. These eventualities can be avoided by
taking FSYNC bit in the mode register high before the calibration register operation and taking it low after the operation is complete.
CALIBRATION SEQUENCES
The AD7705/AD7706 contains a number of calibration options as previously outlined. Table XIII summarizes the calibration types,
the operations involved and the duration of the operations. There are two methods of determining the end of calibration. The first is
to monitor when
DRDY
returns low at the end of the sequence.
DRDY
not only indicates when the sequence is complete, but also
that the part has a valid new sample in its data register. This valid new sample is the result of a normal conversion which follows the
calibration sequence. The second method of determining when calibration is complete is to monitor the MD1 and MD0 bits of the
Setup Register. When these bits return to 0 (0 following a calibration command), it indicates that the calibration sequence is com-
plete. This method does not give any indication of there being a valid new result in the data register. However, it gives an earlier
indication than
DRDY
that calibration is complete. The duration to when the Mode Bits (MD1 and MD0) return to 0 (0 represents
the duration of the calibration carried out). The sequence to when
DRDY
goes low also includes a normal conversion and a pipeline
delay, t
P
, to correctly scale the results of this first conversion. t
P
will never exceed 2000
×
t
CLKIN
. The time for both methods is given
in the table.
Table XIII. Calibration Sequences
C
alibration Type
MD1, MD0
Calibration Sequence
Duration to Mode Bits
Duration to
DRDY
Self-Calibration
0, 1
Internal ZS Cal @ Selected Gain +
Internal FS Cal @ Selected Gain
ZS Cal on AIN @ Selected Gain
FS Cal on AIN @ Selected Gain
6
×
1/Output Rate
9
×
1/Output Rate + t
P
ZS System Calibration
FS System Calibration
1, 0
1, 1
3
×
1/Output Rate
3
×
1/Output Rate
4
×
1/Output Rate + t
P
4
×
1/Output Rate + t
P
相關PDF資料
PDF描述
AD7705BN ECONOLINE: REC2.2-S_DR/H1 - 2.2W DIP Package- 1kVDC Isolation- Regulated Output- UL94V-0 Package Material- Continuous Short Circiut Protection- Internal SMD design- 100% Burned In- Efficiency to 75%
AD7705BR ECONOLINE: REC2.2-S_DRW(Z)/H* - 2.2W DIP Package- 1kVDC Isolation- Regulated Output- 4.5-9V, 9-18V, 18-36V, 36-72V Wide Input Range 2 : 1- UL94V-0 Package Material- Continuous Short Circiut Protection- Cost Effective- 100% Burned In- Efficiency to 84%
AD7705BRU 3 V/5 V, 1 mW 2-/3-Channel 16-Bit, Sigma-Delta ADCs
AD7706 3 V/5 V, 1 mW 2-/3-Channel 16-Bit, Sigma-Delta ADCs
AD7706BN ECONOLINE: REC2.2-S_DRW(Z)/H* - 2.2W DIP Package- 1kVDC Isolation- Regulated Output- 4.5-9V, 9-18V, 18-36V, 36-72V Wide Input Range 2 : 1- UL94V-0 Package Material- Continuous Short Circiut Protection- Cost Effective- 100% Burned In- Efficiency to 84%
相關代理商/技術參數
參數描述
AD7705_06 制造商:AD 制造商全稱:Analog Devices 功能描述:3 V/5 V, 1 mW, 2-/3-Channel, 16-Bit, Sigma-Delta ADCs
AD7705BN 功能描述:IC ADC 16BIT 2CH 16-DIP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:16 采樣率(每秒):45k 數據接口:串行 轉換器數目:2 功率耗散(最大):315mW 電壓電源:模擬和數字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數目和類型:2 個單端,單極
AD7705BNZ 功能描述:IC ADC 16BIT 2CH 16-DIP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 其它有關文件:TSA1204 View All Specifications 標準包裝:1 系列:- 位數:12 采樣率(每秒):20M 數據接口:并聯 轉換器數目:2 功率耗散(最大):155mW 電壓電源:模擬和數字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應商設備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數目和類型:4 個單端,單極;2 個差分,單極 產品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7705BNZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:3 V/5 V, 1 mW, 2-/3-Channel, 16-Bit, Sigma-Delta ADCs
AD7705BR 功能描述:IC ADC 16BIT 2CH 16-SOIC RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:12 采樣率(每秒):300k 數據接口:并聯 轉換器數目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數目和類型:1 個單端,單極;1 個單端,雙極
主站蜘蛛池模板: 卫辉市| 长垣县| 平乐县| 庄浪县| 斗六市| 保德县| 汉中市| 凯里市| 伊宁市| 海南省| 仪征市| 涟水县| 梅州市| 田东县| 巴彦县| 洪洞县| 革吉县| 安福县| 翁源县| 乐山市| 乌兰浩特市| 丹寨县| 余干县| 铁力市| 河曲县| 东阿县| 荣昌县| 昆山市| 盘锦市| 江北区| 湖南省| 小金县| 辽阳县| 育儿| 威信县| 库尔勒市| 彰化县| 南安市| 杭锦后旗| 临潭县| 梁河县|