欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): AD7724AST
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: Dual CMOS Modulators
中文描述: 2-CH 1-BIT DELTA-SIGMA ADC, SERIAL ACCESS, PQFP48
封裝: PLASTIC, LQFP-48
文件頁(yè)數(shù): 10/14頁(yè)
文件大小: 552K
代理商: AD7724AST
REV. A
AD7724
–10–
CIRCUIT DESCRIPTION
The AD7724 employs a sigma-delta conversion technique to
convert the analog input into a digital pulse train. The analog
input is continuously sampled by a switched capacitor modulator
at twice the rate of the clock input frequency (2 f
MCLK
). The
digital data that represents the analog input is in the ones’ den-
sity of the bit stream at the output of the sigma-delta modulator.
The modulator outputs the bit stream at a data rate equal to f
MCLK
.
Due to the high oversampling rate, which spreads the quantiza-
tion noise from 0 to f
MCLK
/2, the noise energy contained in the
band of interest is reduced (Figure 21a). To reduce the quantiza-
tion noise further, a high order modulator is employed to shape
the noise spectrum, so that most of the noise energy is shifted
out of the band of interest (Figure 21b).
BAND OF INTEREST
f
MCLK
/2
BAND OF INTEREST
a.
b.
f
MCLK
/2
QUANTIZATION NOISE
NOISE SHAPING
Figure 21. Sigma-Delta ADC
USING THE AD7724
ADC Differential Inputs
The AD7724 uses differential inputs to provide common-mode
noise rejection (i.e., the converted result will correspond to the
differential voltage between the two inputs). The absolute volt-
age on both inputs must lie between AGND and AVDD.
In the unipolar mode, the full scale-input range (VIN(+) –
VIN(–)) is 0 V to V
REF
. In the bipolar mode configuration, the
full-scale analog input range is
±
V
REF
/2. The bipolar mode
allows complementary input signals. Alternatively, VIN(–) can
be connected to a dc bias voltage to allow a single-ended input
on VIN(+) equal to V
BIAS
±
V
REF
/2.
Differential Inputs
The analog input to the modulator is a switched capacitor design.
The analog input is converted into charge by highly linear sam-
pling capacitors. A simplified equivalent circuit diagram of the
analog input is shown in Figure 22. A signal source driving the
analog input must be able to provide the charge onto the sam-
pling capacitors every half MCLK cycle and settle to the required
accuracy within the next half cycle.
f
A
f
B
f
A
f
B
2pF
2pF
AC
GROUND
500
V
f
A
f
B
f
A
f
B
MCLK
VIN(+)
VIN(–)
500
V
Figure 22. Analog Input Equivalent Circuit
Since the AD7724 samples the differential voltage across its
analog inputs, low noise performance is attained with an input
circuit that provides low differential mode noise at each input.
The amplifiers used to drive the analog inputs play a critical role
in attaining the high performance available from the AD7724.
When a capacitive load is switched onto the output of an op
amp, the amplitude will momentarily drop. The op amp will try
to correct the situation and, in the process, hits its slew rate
limit. This nonlinear response, which can cause excessive ring-
ing, can lead to distortion. To remedy the situation, a low-pass
RC filter can be connected between the amplifier and the input
to the AD7724 as shown in Figure 23. The external capacitor at
each input aids in supplying the current spikes created during
the sampling process. The resistor in the diagram, as well as
creating a pole for the antialiasing, isolates the op amp from the
transient nature of the load.
ANALOG
INPUT
R
C
VIN(+)
VIN(–)
R
C
Figure 23. Simple RC Antialiasing Circuit
The differential input impedance of the AD7724 switched capaci-
tor input varies as a function of the MCLK frequency, given by
the equation:
Z
IN
= 10
9
/(8
f
MCLK
)
k
Even though the voltage on the input sampling capacitors may
not have enough time to settle to the accuracy indicated by the
resolution of the AD7724, as long as the sampling capacitor
charging follows the exponential curve of RC circuits, only the
gain accuracy suffers if the input capacitor is switched away too
early.
相關(guān)PDF資料
PDF描述
AD7724 Dual CMOS Modulators
AD7725 16-Bit 900 kSPS ADC with a Programmable Postprocessor
AD7725BS 16-Bit 900 kSPS ADC with a Programmable Postprocessor
AD7729 Dual Sigma-Delta ADC with Auxiliary DAC
AD7729AR Dual Sigma-Delta ADC with Auxiliary DAC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7724AST-REEL 制造商:Analog Devices 功能描述:ADC Dual Delta-Sigma 30Msps 15-bit Serial 48-Pin LQFP T/R
AD7724ASTZ 功能描述:IC MOD SIGMA-DELTA DUAL 48LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - ADCs/DAC - 專用型 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 類型:數(shù)據(jù)采集系統(tǒng)(DAS) 分辨率(位):16 b 采樣率(每秒):21.94k 數(shù)據(jù)接口:MICROWIRE?,QSPI?,串行,SPI? 電壓電源:模擬和數(shù)字 電源電壓:1.8 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:40-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:40-TQFN-EP(6x6) 包裝:托盤
AD7724ASTZ-REEL 功能描述:IC MOD SIGMA-DELTA DUAL 48LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - ADCs/DAC - 專用型 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 類型:數(shù)據(jù)采集系統(tǒng)(DAS) 分辨率(位):16 b 采樣率(每秒):21.94k 數(shù)據(jù)接口:MICROWIRE?,QSPI?,串行,SPI? 電壓電源:模擬和數(shù)字 電源電壓:1.8 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:40-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:40-TQFN-EP(6x6) 包裝:托盤
AD7725 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit 900 kSPS ADC with a Programmable Postprocessor
AD7725BS 制造商:Analog Devices 功能描述:ADC Single Delta-Sigma 900ksps 16-bit Parallel/Serial 44-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:16-BIT PROGRAMMABLE SIGMA-DELTA ADC I.C. - Bulk 制造商:Analog Devices 功能描述:IC 16BIT ADC SMD 7725 MQFP44
主站蜘蛛池模板: 洛隆县| 大关县| 航空| 星子县| 双城市| 梅州市| 邢台县| 广德县| 天津市| 鲜城| 青川县| 娄底市| 河西区| 大田县| 天津市| 神池县| 云阳县| 赣榆县| 乌苏市| 汪清县| 阳江市| 鸡西市| 岳西县| 衡东县| 彰化市| 邢台市| 进贤县| 高青县| 湛江市| 江津市| 双桥区| 南充市| 遂宁市| 新建县| 云林县| 湟源县| 宜宾县| 葫芦岛市| 昌吉市| 澄城县| 柳州市|