欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD7824BQ
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 1.2V, 12 Bit 200KSPS, Serial ADC 6-SOT-23 -40 to 85
中文描述: 4-CH 8-BIT FLASH METHOD ADC, PARALLEL ACCESS, CDIP24
封裝: HERMETIC SEALED, CERDIP-24
文件頁數(shù): 9/16頁
文件大小: 270K
代理商: AD7824BQ
AD7824/AD7828
REV. F
–9–
MODE 0
Figure 14 shows the timing diagram for Mode 0 operation. This
mode can only be used for microprocessors that have a WAIT
state facility, whereby a READ instruction cycle can be extended
to accommodate slow memory devices. A READ operation brings
CS
and
RD
low, which starts a conversion. The analog multiplexer
address inputs must remain valid while
CS
and
RD
are low. The
data bus (DB7–DB0) remains in the three-state condition until
conversion is complete. There are two converter status outputs on
the AD7824/AD7828, interrupt (
INT
) and ready (RDY), which
can be used to drive the microprocessor READY/WAIT input.
The RDY is an open-drain output (no internal pull-up device) that
goes low on the falling edge of
CS
and goes high impedance at the
end of conversion when the 8-bit conversion result appears on the
data outputs. If the RDY status is not required, the external
pull-up resistor can be omitted and the RDY output tied to GND.
The
INT
goes low when conversion is complete and returns high
on the rising edge of
CS
or
RD
.
MODE 1
Mode 1 operation is designed for applications where the micropro-
cessor is not forced into a WAIT state. A READ operation takes
CS
and
RD
low, which triggers a conversion (see Figure 15). The
multiplexer address inputs are latched on the rising edge of
RD
.
Data from the previous conversion is read from the three-state
data outputs (DB7–DB0). This data may be disregarded if not
required. Note that the RDY output (open drain output) does
not provide any status information in this mode and must be
connected to GND. At the end of conversion,
INT
goes low. A
second READ operation is required to access the new conversion
result. This READ operation latches a new address into the multi-
plexer inputs and starts another conversion.
INT
returns high at the
end of the second READ operation, when
CS
or
RD
returns high.
A delay of 2.5
μ
s must be allowed between READ operations.
CS
RD
ANALOG
CHANNEL
ADDRESS
RDY
INT
DATA
t
CSS
t
AS
t
RDY
t
CRD
t
ACC2
t
DH
t
INTH
t
AH
t
AS
t
P
t
CSS
t
CSH
ADDRESS
VALID
ADDRESS
VALID
DATA
VALID
HIGH IMPEDANCE
Figure 14. Mode 0 Timing Diagram
CS
RD
ANALOG
CHANNEL
ADDRESS
INT
DATA
t
CSS
t
AS
ADDRESS
VALID
OLD
VALID
ADDRESS
VALID
NEW
VALID
t
CSH
t
AH
t
RD
t
CRD
t
INTH
t
ACC1
t
DH
t
ACC1
t
DH
t
INTH
t
AH
t
AS
t
P
t
CSS
t
RD
t
CSH
Figure 15. Mode 1 Timing Diagram
相關PDF資料
PDF描述
AD7828LRS LC2MOS High Speed 4- & 8-Channel 8-Bit ADCs
AD7834 14-Bit Quad DAC(14位四D/A轉換器)
AD7835 14-Bit Quad DAC(14位四D/A轉換器)
AD7837AR LC2MOS Complete, Dual 12-Bit MDACs
AD7837BN LC2MOS Complete, Dual 12-Bit MDACs
相關代理商/技術參數(shù)
參數(shù)描述
AD7824BQ/+ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Ended Data Acquisition System
AD7824CQ 功能描述:IC ADC 8BIT LC2MOS 4CH HS 24CDIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD7824CQ/+ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Ended Data Acquisition System
AD7824KCWG 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Ended Data Acquisition System
AD7824KN 功能描述:IC ADC 8BIT LC2MOS 4CH HS 24DIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
主站蜘蛛池模板: 宁海县| 佛山市| 屏边| 崇左市| 万山特区| 饶平县| 峨眉山市| 晋州市| 特克斯县| 都昌县| 措勤县| 九龙县| 叶城县| 武威市| 高要市| 宜城市| 沁水县| 太白县| 泰和县| 巴林右旗| 礼泉县| 新竹县| 海丰县| 琼结县| 杨浦区| 水富县| 塘沽区| 衡东县| 陇川县| 麻阳| 永嘉县| 阿拉善右旗| 金溪县| 海口市| 苏州市| 闽清县| 平塘县| 治县。| 阿拉善左旗| 隆昌县| 扶风县|