欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): AD7840KP
廠商: ANALOG DEVICES INC
元件分類: DAC
英文描述: LC2MOS Complete 14-Bit DAC
中文描述: SERIAL, PARALLEL, WORD INPUT LOADING, 2.5 us SETTLING TIME, 14-BIT DAC, PQCC28
封裝: PLASTIC, LCC-28
文件頁(yè)數(shù): 6/16頁(yè)
文件大小: 337K
代理商: AD7840KP
AD7840
REV. B
–6–
OP AMP SE CT ION
T he output from the voltage mode DAC is buffered by a
noninverting amplifier. Internal scaling resistors on the AD7840
configure an output voltage range of
±
3 V for an input reference
voltage of +3 V. T he arrangement of these resistors around the
output op amp is as shown in Figure 1. T he buffer amplifier is
capable of developing
±
3 V across a 2 k
and 100 pF load to
ground and can produce 6 V peak-to-peak sine wave signals to a
frequency of 20 kHz. T he output is updated on the falling edge
of the
LDAC
input. T he amplifier settles to within 1/2 LSB of
its final value in typically less than 2.5
μ
s.
T he small signal (200 mV p-p) bandwidth of the output buffer
amplifier is typically 1 MHz. T he output noise from the ampli-
fier is low with a figure of 30 nV/
Hz
at a frequency of 1 kHz.
T he broadband noise from the amplifier exhibits a typical peak-
to-peak figure of 150
μ
V for a 1 MHz output bandwidth. Figure
4 shows a typical plot of noise spectral density versus frequency
for the output buffer amplifier and for the on-chip reference.
Figure 4. Noise Spectral Density vs. Frequency
T RANSFE R FUNCT ION
T he basic circuit configuration for the AD7840 is shown in Fig-
ure 5. T able II shows the ideal input code to output voltage re-
lationship for this configuration. Input coding to the DAC is 2s
complement with 1 LSB = FS/16,384 = 6 V/16,384 = 366
μ
V.
Figure 5. AD7840 Basic Connection Diagram
T able II. Ideal Input/Output Code T able
DAC Latch Contents
MSB
LSB
Analog Output, V
OUT
*
0 1 1 1 1 1 1 1 1 1 1 1 1 1
0 1 1 1 1 1 1 1 1 1 1 1 1 0
0 0 0 0 0 0 0 0 0 0 0 0 0 1
0 0 0 0 0 0 0 0 0 0 0 0 0 0
1 1 1 1 1 1 1 1 1 1 1 1 1 1
1 0 0 0 0 0 0 0 0 0 0 0 0 1
1 0 0 0 0 0 0 0 0 0 0 0 0 0
+2.999634 V
+2.999268 V
+0.000366 V
0 V
–0.000366 V
–2.999634 V
–3 V
*Assuming REF IN = +3 V.
T he output voltage can be expressed in terms of the input code,
N, using the following expression:
V
OUT
=
2
×
N
×
REFIN
16384
8192
N
≤ +
8191
INT E RFACE LOGIC INFORMAT ION
T he AD7840 contains two 14-bit latches, an input latch and a
DAC latch. Data can be loaded to the input latch in one of two
basic interface formats. T he first is a parallel 14-bit wide data
word; the second is a serial interface where 16 bits of data are
serially clocked into the input latch. In the parallel mode,
CS
and
WR
control the loading of data. When the serial data format
is selected, data is loaded using the SCLK ,
SYNC
and SDAT A
serial inputs. Data is transferred from the input latch to the
DAC latch under control of the
LDAC
signal. Only the data in
the DAC latch determines the analog output of the AD7840.
Parallel Data Format
T able III shows the truth table for AD7840 parallel mode op-
eration. T he AD7840 normally operates with a parallel input
data format. In this case, all 14 bits of data (appearing on data
inputs D13 (MSB) through D0 (LSB)) are loaded to the
AD7840 input latch at the same time.
CS
and
WR
control the
loading of this data. T hese control signals are level-triggered;
therefore, the input latch can be made transparent by holding
both signals at a logic low level. Input data is latched into the in-
put latch on the rising edge of
CS
or
WR
.
T he DAC latch is also level triggered. T he DAC output is nor-
mally updated on the falling edge of the
LDAC
signal. However,
both latches cannot become transparent at the same time.
T herefore, if
LDAC
is hardwired low, the part operates as fol-
lows; with
LDAC
low and
CS
and
WR
high, the DAC latch is
transparent. When
CS
and
WR
go low (with
LDAC
still low),
the input latch becomes transparent but the DAC latch is dis-
abled. When
CS
or
WR
return high, the input latch is locked
out and the DAC latch becomes transparent again and the DAC
output is updated. T he write cycle timing diagram for parallel
data is shown in Figure 6. Figure 7 shows the simplified parallel
input control logic for the AD7840.
相關(guān)PDF資料
PDF描述
AD7840SQ LC2MOS Complete 14-Bit DAC
AD7840 LC2MOS Complete 14-Bit DAC
AD7840BQ LC2MOS Complete 14-Bit DAC
AD7841 Octal 14-Bit, Parallel Input, Voltage-Output DAC
AD7841AS Octal 14-Bit, Parallel Input, Voltage-Output DAC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7840KP-REEL 功能描述:14 Bit Digital to Analog Converter 1 28-PLCC (11.51x11.51) 制造商:analog devices inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):上次購(gòu)買時(shí)間 位數(shù):14 數(shù)模轉(zhuǎn)換器數(shù):1 建立時(shí)間:4μs 輸出類型:Voltage - Buffered 差分輸出:無(wú) 數(shù)據(jù)接口:并聯(lián),串行 參考類型:外部, 內(nèi)部 電壓 - 電源,模擬:±5V 電壓 - 電源,數(shù)字:- INL/DNL(LSB):±1(最大),±0.9(最大) 架構(gòu):R-2R 工作溫度:0°C ~ 70°C 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商器件封裝:28-PLCC(11.51x11.51) 標(biāo)準(zhǔn)包裝:1
AD7840KPZ 功能描述:IC DAC 14BIT LOW PWR 5V 28-PLCC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時(shí)間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD7840KPZ-RL 功能描述:14 Bit Digital to Analog Converter 1 28-PLCC (11.51x11.51) 制造商:analog devices inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):在售 位數(shù):14 數(shù)模轉(zhuǎn)換器數(shù):1 建立時(shí)間:4μs 輸出類型:Voltage - Buffered 差分輸出:無(wú) 數(shù)據(jù)接口:并聯(lián),串行 參考類型:外部, 內(nèi)部 電壓 - 電源,模擬:±5V 電壓 - 電源,數(shù)字:- INL/DNL(LSB):±1(最大),±0.9(最大) 架構(gòu):R-2R 工作溫度:0°C ~ 70°C 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商器件封裝:28-PLCC(11.51x11.51) 標(biāo)準(zhǔn)包裝:1
AD7840LN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:14-Bit Digital-to-Analog Converter
AD7840LP 制造商:未知廠家 制造商全稱:未知廠家 功能描述:14-Bit Digital-to-Analog Converter
主站蜘蛛池模板: 冀州市| 永新县| 清流县| 镇江市| 沈阳市| 高尔夫| 宿州市| 峨眉山市| 商洛市| 拜泉县| 天镇县| 田林县| 阳新县| 八宿县| 哈密市| 乐清市| 浙江省| 石首市| 本溪市| 贵南县| 濮阳县| 金寨县| 班戈县| 定州市| 固镇县| 莎车县| 永清县| 岢岚县| 卢湾区| 桂阳县| 潜山县| 呼和浩特市| 镇坪县| 体育| 四会市| 汝州市| 临西县| 米脂县| 德兴市| 丹寨县| 麻城市|