欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7847
廠商: Analog Devices, Inc.
英文描述: LC2MOS Complete, Dual 12-Bit MDACs
中文描述: LC2MOS完成,雙12位醫療儀器行政管理制度
文件頁數: 8/12頁
文件大小: 187K
代理商: AD7847
AD7837/AD7847
REV. C
–8–
DATA
t
6
t
3
t
8
WR
DATA
ADDRESS DATA
t
7
t
1
t
2
t
5
t
4
CS
A0/A1
LDAC
Figure 14. AD7837 Write Cycle Timing Diagram
CS
,
WR
, A0 and A1 control the loading of data to the input
latches. The eight data inputs accept right-justified data. Data
can be loaded to the input latches in any sequence. Provided that
LDAC
is held high, there is no analog output change as a result
of loading data to the input latches. Address lines A0 and A1
determine which latch data is loaded to when
CS
and
WR
are low.
The control logic truth table for the part is shown in Table II.
Table II. AD7837 Truth Table
CS WR
A1 A0
LDAC
Function
1
X
0
0
0
0
1
X
1
0
0
0
0
1
X
X
0
0
1
1
X
X
X
0
1
0
1
X
1
1
1
1
1
1
0
No Data Transfer
No Data Transfer
DAC A LS Input Latch Transparent
DAC A MS Input Latch Transparent
DAC B LS Input Latch Transparent
DAC B MS Input Latch Transparent
DAC A and DAC B DAC Latches
Updated Simultaneously from the
Respective Input Latches
X = Don’t Care.
The
LDAC
input controls the transfer of 12-bit data from the
input latches to the DAC latches. When
LDAC
is taken low, both
DAC latches, and hence both analog outputs, are updated at
the same time. The data in the DAC latches is held on the rising
edge of
LDAC
. The
LDAC
input is asynchronous and indepen-
dent of
WR
. This is useful in many applications especially in the
simultaneous updating of multiple AD7837s. However, care must
be taken while exercising
LDAC
during a write cycle. If an
LDAC
operation overlaps a
CS
and
WR
operation, there is a possibility
of invalid data being latched to the output. To avoid this,
LDAC
must remain low after
CS
or
WR
return high for a period equal
to or greater than t
8
, the minimum
LDAC
pulsewidth.
UNIPOLAR BINARY OPERATION
Figure 15 shows DAC A on the AD7837/AD7847 connected
for unipolar binary operation. Similar connections apply for
DAC B. When V
IN
is an ac signal, the circuit performs 2-quad-
rant multiplication. The code table for this circuit is shown in
Table III. Note that on the AD7847 the feedback resistor R
FB
is
internally connected to V
OUT
.
DAC A
AGNDA
V
OUTA
V
REFA
V
IN
DGND
V
SS
R
FBA
*
V
SS
V
DD
V
DD
AD7837
AD7847
V
OUT
*
INTERNALLY
CONNECTED
ON AD7847
Figure 15. Unipolar Binary Operation
Table III. Unipolar Code Table
DAC Latch Contents
MSB LSB
Analog Output, V
OUT
1111 1111 1111
V
IN
×
4095
4096
1000 0000 0000
V
IN
×
2048
4096
=
1/2
V
IN
0000 0000 0001
0 V
V
IN
×
1
4096
0000 0000 0000
Note 1 LSB =
V
IN
4096
.
相關PDF資料
PDF描述
AD7847AN LC2MOS Complete, Dual 12-Bit MDACs
AD7847AQ LC2MOS Complete, Dual 12-Bit MDACs
AD7847AR LC2MOS Complete, Dual 12-Bit MDACs
AD7847BN LC2MOS Complete, Dual 12-Bit MDACs
AD7847BQ LC2MOS Complete, Dual 12-Bit MDACs
相關代理商/技術參數
參數描述
AD7847AN 功能描述:IC DAC 12BIT MULT DUAL 24-DIP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 數模轉換器 系列:- 產品培訓模塊:Data Converter Fundamentals DAC Architectures 標準包裝:750 系列:- 設置時間:7µs 位數:16 數據接口:并聯 轉換器數目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應商設備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD7847AN/883B 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Complete, Dual 12-Bit MDACs
AD7847AN883B 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Complete, Dual 12-Bit MDACs
AD7847AN-883B 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Complete, Dual 12-Bit MDACs
AD7847ANN 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Complete, Dual 12-Bit MDACs
主站蜘蛛池模板: 横峰县| 佳木斯市| 开远市| 措美县| 新巴尔虎左旗| 黄骅市| 凤台县| 博兴县| 舞钢市| 通河县| 乌海市| 四子王旗| 皮山县| 凤庆县| 淅川县| 呼玛县| 云安县| 勃利县| 昭觉县| 安徽省| 神木县| 凌源市| 宜阳县| 自贡市| 新平| 翼城县| 虞城县| 华容县| 旬邑县| 克山县| 尚志市| 阿城市| 德化县| 东宁县| 彰武县| 大港区| 大名县| 江川县| 垫江县| 无锡市| 富平县|