欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7864BS-1
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: SWITCH SLIDE DP3T RT ANG L=6MM
中文描述: 4-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PQFP44
封裝: PLASTIC, MO-112-AA, MQFP-44
文件頁數: 14/19頁
文件大?。?/td> 214K
代理商: AD7864BS-1
AD7864
–14–
REV. A
low. At this point the logic output FRSTDATA will go logic
high to indicate that the output data register pointer is address-
ing Register Number 1. When
CS
and
RD
are both logic low
the contents of the addressed register are enabled onto the data
bus (DB0–DB11).
When reading the output data registers after a conversion
sequence, i.e., when BUSY goes low, the register pointer is
incremented on the rising edge of the
RD
signal as shown in
Figure 12. However, when reading the conversion results during
the conversion sequence the pointer will not be incremented
until a valid conversion result is in the register to be addressed.
In this case the pointer is incremented when the conversion has
ended and the result has been transferred to the output data
register. This happens just prior to
EOC
going low, therefore
EOC
may be used to enable the register contents onto the data
bus as described in Reading During the Conversion Sequence.
The pointer is reset to point to Register 1 on the rising edge of
the
RD
signal when the last conversion result in the sequence is
being read. In the example shown this means the pointer is set
to Register 1 when the contents of Register 3 are read.
DB0 TO DB11
O/P
DRIVERS
OE #1
NOT VALID
(V
IN3
)
(V
IN1
)
(V
IN4
)
OE #2
OE #3
OE #4
2-BIT
COUNTER
V
DRIVE
OE
RD
CS
RESET
D
OUTPUT DATA REGISTERS
*THE POINTER WILL NOT BE INCREMENTED BY A RISING EDGE ON
RD
UNTIL
THE CONVERSION RESULT IS IN THE OUTPUT DATA REGISTER. THE POINTER
IS RESET WHEN THE LAST CONVERSION RESULT IS READ
FRSTDATA
POINTER*
AD7864
Figure 12. Output Data Registers
OFFSET AND FULL-SCALE ADJUSTMENT
In most Digital Signal Processing (DSP) applications, offset and
full-scale errors have little or no effect on system performance.
Offset error can always be eliminated in the analog domain by
ac coupling. Full-scale error effect is linear and does not cause
problems as long as the input signal is within the full dynamic
range of the ADC. Invariably, some applications will require
that the input signal span the full analog input dynamic range.
In such applications, offset and full-scale error will have to be
adjusted to zero.
Figure 13 shows a circuit which can be used to adjust the offset
and full-scale errors on the AD7864 (V
A1
on the AD7864-1
version is shown for example purposes only). Where adjustment
is required, offset error must be adjusted before full-scale error.
This is achieved by trimming the offset of the op amp driving
the analog input of the AD7864 while the input voltage is a
1/2 LSB below analog ground. The trim procedure is as follows:
apply a voltage of –2.44 mV (–1/2 LSB) at V
1
in Figure 13 and
adjust the op amp offset voltage until the ADC output code
flickers between 1111 1111 1111 and 0000 0000 0000.
Gain error can be adjusted at either the first code transition
(ADC negative full scale) or the last code transition (ADC posi-
tive full scale). The trim procedures for both cases are as follows.
Positive Full-Scale Adjust
Apply a voltage of +9.9927 V (FS – 3/2 LSBs) at V
1
. Adjust R2
until the ADC output code flickers between 0111 1111 1110
and 0111 1111 1111.
Negative Full-Scale Adjust
Apply a voltage of –9.9976 V (–FS + 1/2 LSB) at V
1
and adjust
R2 until the ADC output code flickers between 1000 0000
0000 and 1000 0000 0001.
An alternative scheme for adjusting full-scale error in systems
which use an external reference is to adjust the voltage at the
VREF pin until the full-scale error for any of the channels is
adjusted out. The good full-scale matching of the channels will
ensure small full-scale errors on the other channels.
V
1
R1
10k
V
R2
500
V
R3
10k
V
AGND
AD7864*
*ADDITIONAL PINS OMITTED FOR CLARITY
INPUT
RANGE =
6
10V
10k
V
R5
10k
V
R4
V
INXA
Figure 13. Full-Scale Adjust Circuit
DYNAMIC SPECIFICATIONS
The AD7864 is specified and 100% tested for dynamic perfor-
mance specifications as well as traditional dc specifications such
as integral and differential nonlinearity. These ac specifications
are required for the signal processing applications such as
phased array sonar, adaptive filters and spectrum analysis.
These applications require information on the ADC’s effect on
the spectral content of the input signal. Hence, the parameters
for which the AD7864 is specified include SNR, harmonic distor-
tion, intermodulation distortion and peak harmonics. These terms
are discussed in more detail in the following sections.
Signal-to-Noise Ratio (SNR)
SNR is the measured signal to noise ratio at the output of the
ADC. The signal is the rms magnitude of the fundamental.
Noise is the rms sum of all the nonfundamental signals up to
half the sampling frequency (f
S
/2) excluding dc. SNR is depen-
dent upon the number of quantization levels used in the digiti-
zation process; the more levels, the smaller the quantization
noise. The theoretical signal to noise ratio for a sine wave input
is given by
SNR
= (6.02
N
+ 1.76)
dB
where
N
is the number of bits.
Thus for an ideal 12-bit converter, SNR = 74 dB.
Figure 14 shows a histogram plot for 8192 conversions of a dc
input using the AD7864 with 5 V supply. The analog input was
set at the center of a code. It can be seen that all the codes
appear in the one output bin indicating very good noise perfor-
mance from the ADC.
(1)
相關PDF資料
PDF描述
AD7864AS-2 4-Channel, Simultaneous Sampling, High Speed, 12-Bit ADC
AD7864AS-3 4-Channel, Simultaneous Sampling, High Speed, 12-Bit ADC
AD7864AS IC-SM-12-BIT ADC
AD7865YS-1 Four-Channel, Simultaneous Sampling, Fast, 14-Bit ADC
AD7865YS-2 Four-Channel, Simultaneous Sampling, Fast, 14-Bit ADC
相關代理商/技術參數
參數描述
AD7864BS-1REEL 制造商:Analog Devices 功能描述:ADC Single SAR 520ksps 12-bit Parallel 44-Pin MQFP T/R
AD7864BSZ-1 功能描述:IC ADC 12BIT DUAL 4CHAN 44-MQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 其它有關文件:TSA1204 View All Specifications 標準包裝:1 系列:- 位數:12 采樣率(每秒):20M 數據接口:并聯 轉換器數目:2 功率耗散(最大):155mW 電壓電源:模擬和數字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應商設備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數目和類型:4 個單端,單極;2 個差分,單極 產品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7864BSZ-12 制造商:AD 制造商全稱:Analog Devices 功能描述:4-Channel, Simultaneous Sampling, High Speed, 12-Bit ADC
AD7864BSZ-1REEL 功能描述:IC ADC 12BIT DUAL 4CHAN 44-MQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1 系列:- 位數:14 采樣率(每秒):83k 數據接口:串行,并聯 轉換器數目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數目和類型:1 個單端,雙極
AD7864BSZ-1REEL2 制造商:AD 制造商全稱:Analog Devices 功能描述:4-Channel, Simultaneous Sampling, High Speed, 12-Bit ADC
主站蜘蛛池模板: 百色市| 云和县| 额尔古纳市| 大邑县| 西城区| 七台河市| 胶南市| 武宁县| 尼勒克县| 什邡市| 容城县| 朝阳县| 东兰县| 东丽区| 嘉禾县| 呼和浩特市| 夏津县| 景东| 闵行区| 丹巴县| 镇原县| 道真| 上饶县| 芒康县| 彭泽县| 余干县| 江永县| 汝南县| 凤庆县| 叙永县| 青岛市| 缙云县| 金平| 蒲江县| 梨树县| 吐鲁番市| 江门市| 商丘市| 师宗县| 滨海县| 德钦县|