欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7866BRU
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: Dual 1 MSPS, 12-Bit, 2-Channel SAR ADC with Serial Interface
中文描述: 4-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO20
封裝: MO-153AC, TSSOP-20
文件頁數: 18/20頁
文件大小: 304K
代理商: AD7866BRU
REV. 0
AD7866
–18–
D
OUT
A, the data from conversion B will be output on D
OUT
A.
Likewise, if
CS
is held low for a further 16 SCLK cycles on D
OUT
B,
the data from conversion A will be output on D
OUT
B. This is illus-
trated in Figure 23 where the case for D
OUT
A is shown. Note that
in this case the DOUT line in use will go back into three-state on
the 32nd SCLK rising edge or the rising edge of
CS
, whichever
occurs first.
Sixteen serial clock cycles are required to perform the conversion
process and to access data from one conversion on either data
line of the AD7866.
CS
going low provides the leading zero to
be read in by the microcontroller or DSP. The remaining data is
then clocked out by subsequent SCLK falling edges, beginning
with the first of three data STATUS bits, thus the first falling clock
edge on the serial clock has the leading zero provided and also
clocks out the first of three STATUS bits. The final bit in the
data transfer is valid on the 16th falling edge, having being clocked
out on the previous (15th) falling edge. In applications with a
slower SCLK, it is possible to read in data on each SCLK rising
edge, i.e., the first rising edge of SCLK after the
CS
falling edge
would have the leading zero provided and the 15th rising SCLK
edge would have DB0 provided.The three STATUS bits that
follow the leading zero provide information with respect to
the conversion result that follows them on the D
OUT
line in use.
Table III shows how these identification bits can be interpreted.
MICROPROCESSOR INTERFACING
The serial interface on the AD7866 allows the parts to be directly
connected to a range of many different microprocessors. This
section explains how to interface the AD7866 with some of the
more common microcontroller and DSP serial interface protocols.
AD7866 to ADSP-218x
The ADSP-218x family of DSPs are directly interfaced to the
AD7866 without any glue logic required. The V
DRIVE
pin of the
AD7866 takes the same supply voltage as that of the ADSP-218x.
This allows the ADC to operate at a higher supply voltage than
the serial interface, i.e., ADSP-218x, if necessary. This example
shows both D
OUT
A and D
OUT
B of the AD7866 connected to
both serial ports of the ADSP-218x.
The SPORT0 control register should be set up as follows:
TFSW = RFSW = 1, Alternate Framing
INVRFS = INVTFS = 1, Active Low Frame Signal
DTYPE = 00, Right Justify Data
SLEN = 1111, 16-Bit Data Words
ISCLK = 1, Internal Serial Clock
TFSR = RFSR = 1, Frame Every Word
IRFS = 0
ITFS = 1
The SPORT1 control register should be set up as follows:
TFSW = RFSW = 1, Alternate Framing
INVRFS = INVTFS = 1, Active Low Frame Signal
DTYPE = 00, Right Justify Data
SLEN = 1111, 16-Bit Data Words
ISCLK = 0, External Serial Clock
TFSR = RFSR = 1, Frame Every Word
IRFS = 0
ITFS = 1
To implement the power-down modes on the AD7866 SLEN
should be set to 1001 to issue an 8-bit SCLK burst. The con-
nection diagram is shown in Figure 24. The ADSP-218x has the
TFS0 and RFS0 of the SPORT0 and the RFS1 of SPORT1 tied
together, with TFS0 set as an output and both RFS0 and RFS1
set as inputs. The DSP operates in Alternate Framing Mode
and the SPORT control register is set up as described. The Frame
synchronization signal generated on the TFS is tied to
CS
and
as with all signal processing applications equidistant sampling is
necessary. However, in this example, the timer interrupt is used
to control the sampling rate of the ADC and under certain con-
ditions, equidistant sampling may not be achieved.
The Timer and other registers are loaded with a value that
will provide an interrupt at the required sample interval. When
an interrupt is received, a value is transmitted with TFS/DT
(ADC control word). The TFS is used to control the RFS and
hence the reading of data. The frequency of the serial clock is set
in the SCLKDIV register. When the instruction to transmit with
TFS is given, (i.e., AX0 = TX0), the state of the SCLK is checked.
The DSP will wait until the SCLK has gone High, Low, and
High before transmission will start. If the timer and SCLK values
are chosen such that the instruction to transmit occurs on or near
the rising edge of SCLK, the data may be transmitted or it may
wait until the next clock edge.
Table III. STATUS Bit Description
Bit
Bit Name
Comment
15
14
ZERO
RANGE
Leading Zero. This bit will always be a zero output.
The polarity of this bit reflects the analog input range that has been selected with the RANGE
pin. If it is a 0, it means that in the previous transfer upon the falling edge of the
CS
, the range pin was
at a logic low providing an analog input range from 0 V to V
REF
for this conversion. If it is a 1,
it means that in the previous transfer upon the falling edge of
CS
, the RANGE pin was at a logic high
resulting in an analog input range of 2
×
V
REF
selected for this conversion. See Analog Input section.
This bit indicates on which channel the conversion is being performed, Channel 1 or Channel 2 of the
ADC in question. If this bit is a 0, the conversion result will be from Channel 1 of the ADC, and
if it is a 1, the result will be from Channel 2 of the ADC in question.
This bit indicates which ADC the conversion result is from. If this bit is a 0, the result is from ADC A;
and if it is a 1, the result is from ADC B. This is especially useful if only one serial port is available
for use and one D
OUT
line is used, as shown in Figure 23.
13
A0
12
A/B
相關PDF資料
PDF描述
AD7866 Dual 1 MSPS, 12-Bit, 2-Channel SAR ADC with Serial Interface
AD7868AN LC2MOS Complete, 12-Bit Analog I/O System
AD7868AQ LC2MOS Complete, 12-Bit Analog I/O System
AD7868AR LC2MOS Complete, 12-Bit Analog I/O System
AD7868BN LC2MOS Complete, 12-Bit Analog I/O System
相關代理商/技術參數
參數描述
AD7866BRU-REEL 制造商:Analog Devices 功能描述:ADC Dual SAR 1Msps 12-bit Serial 20-Pin TSSOP T/R
AD7866BRU-REEL7 功能描述:IC ADC 12BIT 2CH DUAL 20TSSOP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:12 采樣率(每秒):300k 數據接口:并聯 轉換器數目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數目和類型:1 個單端,單極;1 個單端,雙極
AD7866BRUZ 功能描述:IC ADC 12BIT 2CH DUAL 20-TSSOP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1 系列:microPOWER™ 位數:8 采樣率(每秒):1M 數據接口:串行,SPI? 轉換器數目:1 功率耗散(最大):- 電壓電源:模擬和數字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應商設備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數目和類型:8 個單端,單極 產品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
AD7866BRUZ-REEL 功能描述:IC ADC 12BIT 2CHAN DUAL 20TSSOP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:16 采樣率(每秒):45k 數據接口:串行 轉換器數目:2 功率耗散(最大):315mW 電壓電源:模擬和數字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數目和類型:2 個單端,單極
AD7866BRUZ-REEL7 功能描述:IC ADC 12BIT 2CHAN DUAL 20TSSOP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:16 采樣率(每秒):45k 數據接口:串行 轉換器數目:2 功率耗散(最大):315mW 電壓電源:模擬和數字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數目和類型:2 個單端,單極
主站蜘蛛池模板: 亚东县| 德令哈市| 晋江市| 临沭县| 句容市| 芮城县| 佛山市| 枝江市| 雷州市| 平和县| 子洲县| 陕西省| 巴东县| 焦作市| 榆中县| 台北市| 迁西县| 兴义市| 蛟河市| 吴忠市| 翁牛特旗| 钦州市| 合作市| 桐城市| 临桂县| 商洛市| 贞丰县| 湟源县| 乐东| 木兰县| 益阳市| 吴忠市| 延长县| 黑水县| 蕲春县| 安化县| 辽阳市| 长岭县| 西和县| 涟源市| 平潭县|