欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7868AR
廠商: ANALOG DEVICES INC
元件分類: 模擬信號調理
英文描述: LC2MOS Complete, 12-Bit Analog I/O System
中文描述: SPECIALTY ANALOG CIRCUIT, PDSO28
封裝: PLASTIC, SOIC-28
文件頁數: 11/16頁
文件大小: 337K
代理商: AD7868AR
AD7868
–11–
REV. B
MICROPROCE SSOR INT E RFACING
Microprocessor interfacing to the AD7868 is via a serial bus that
uses standard protocol compatible with DSP machines. T he
communication interface consists of separate transmit (DAC)
and receive (ADC) sections whose operations can be either syn-
chronous or asynchronous with respect to each other. Each sec-
tion has a clock signal, a data signal and a frame or strobe pulse.
Synchronous operation means that data is transmitted from the
ADC and to the DAC at the same time. In this mode only one
interface clock is needed and this has to be the ADC clock out,
so RCLK must be connected to T CLK . For asynchronous op-
eration, DAC and ADC data transfers are independent of each
other, the ADC provides the receive clock (RCLK ) while the
transmit clock (T CLK ) may be provided by the processor or the
ADC or some other external clock source.
Another option to be considered with serial interfacing is the use
of a gated clock. A gated clock means that the device that is
sending the data switches on the clock when data is ready to be
transmitted and three states the clock output when transmission
is complete. Only 16 clock pulses are transmitted with the first
data bit getting latched into the receiving device on the first fall-
ing clock edge. Ideally, there is no need for frame pulses, how-
ever, the AD7868 DAC frame input (
TFS
) has to be driven
high between data transmissions. T he easiest method is to use
RFS
to drive
TFS
and use only synchronous interfacing. T his
avoids the use of interconnects between the processor and
AD7868 frame signals. Not all processors have a gated clock
facility, Figure 16 shows an example with the DSP56000.
T able I below shows the number of interconnect lines between
the processor and the AD7868 for the different interfacing op-
tions. T he AD7868 has the facility to use different clocks for
transmitting and receiving data. T his option, however, only ex-
ists on some processors and normally just one clock (ADC
clock) is used for all communication with the AD7868. For sim-
plicity, all the interface examples in this data sheet use synchro-
nous interfacing and use the ADC clock (RCLK ) as an input for
the DAC clock (T CLK ). For a better understanding of each of
these interfaces, consult the relevant processor data sheet.
T able I. Interconnect Lines for Different Interfacing Options
No. of
Interconnects
Configuration
Signals
Synchronous
4
RCLK , DR, DT and
RFS
(T CLK = RCLK ,
TFS
=
RFS
)
RCLK , DR,
RFS
, DT ,
TFS
(T CLK = RCLK or
μ
P serial CLK )
RCLK , DR and DT
(T CLK = RCLK ,
TFS
=
RFS
)
Asynchronous*
5 or 6
Synchronous
Gated Clock
3
*5 LINES OF INT ERCONNECT WHEN T CLK = RCLK
6 LINES OF INT ERCONNECT WHEN T CLK =
μ
P SERIAL CLK
AD7868—DSP56000 Interface
Figure 16 shows a typical interface between the AD7868 and
DSP56000. T he interface arrangement is synchronous with a
gated clock requiring only three lines of interconnect. T he
DSP56000 internal serial control registers have to be configured
for a 16-bit data word with valid data on the first falling clock
edge. Conversion starts and DAC updating are controlled by an
external timer. Data transfers, which occur during ADC conver-
sions, are between the processor receive and transmit shift regis-
ters and the AD7868’s ADC and DAC. At the end of each
16-bit transfer the DSP56000 receives an internal interrupt indi-
cating the transmit register is empty and the receive register is
full.
DSP56000
STD
TFS
*ADDITIONAL PINS OMITTED FOR CLARITY
DT
SCK
SRD
RCLK
DR
CONVST
RFS
TIMER
AD7868*
4.7k
2k
4.7k
LDAC
CONTROL
TCLK
5V
+
SC0
Figure 16. AD7868—DSP56000 Interface
AD7868—ADSP-2101/ADSP-2102 Interface
An interface which is suitable for the ADSP-2101 or the ADSP-
2102 is shown in Figure 17. T he interface is configured for syn-
chronous, continuous clock operation. T he
LDAC
is tied low so
the DAC gets updated on the sixteenth falling clock after
TFS
goes low. Alternatively
LDAC
may be driven from a timer as
shown in Figure 16. As with the previous interface the processor
receives an interrupt after reading or writing to the AD7868 and
updates its own internal registers in preparation for the next
data transfer.
ADSP-2101/
ADSP-2102
TFS
DT
TCLK
DT
LDAC
TFS
*ADDITIONAL PINS OMITTED FOR CLARITY
RFS
SCLK
DR
RCLK
DR
CONVST
RFS
CONTROL
TIMER
AD7868*
4.7k
2k
4.7k
5V
5V
+
Figure 17. AD7868—ADSP-2101/ADSP-2102 Interface
相關PDF資料
PDF描述
AD7868BN LC2MOS Complete, 12-Bit Analog I/O System
AD7868BQ LC2MOS Complete, 12-Bit Analog I/O System
AD7868BR LC2MOS Complete, 12-Bit Analog I/O System
AD7869AQ LC2MOS Complete, 14-Bit Analog I/O System
AD7869JN LC2MOS Complete, 14-Bit Analog I/O System
相關代理商/技術參數
參數描述
AD7868AR-REEL 功能描述:IC I/O PORT 12BIT ANLG 28-SOIC RoHS:否 類別:集成電路 (IC) >> 接口 - 專用 系列:- 標準包裝:3,000 系列:- 應用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤 供應商設備封裝:24-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR) 安裝類型:表面貼裝 產品目錄頁面:1015 (CN2011-ZH PDF) 其它名稱:296-25223-2
AD7868ARZ 功能描述:IC I/O PORT 12BIT ANLG 28-SOIC RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 標準包裝:3,000 系列:- 應用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤 供應商設備封裝:24-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR) 安裝類型:表面貼裝 產品目錄頁面:1015 (CN2011-ZH PDF) 其它名稱:296-25223-2
AD7868ARZ-REEL 功能描述:IC I/O PORT 12BIT ANLG 28-SOIC RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 標準包裝:3,000 系列:- 應用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤 供應商設備封裝:24-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR) 安裝類型:表面貼裝 產品目錄頁面:1015 (CN2011-ZH PDF) 其它名稱:296-25223-2
AD7868BN 制造商:Analog Devices 功能描述:Data Acquisition System Single ADC Single DAC 12-Bit 24-Pin PDIP 制造商:Analog Devices 功能描述:ANALOG I/O PORT IC - Rail/Tube 制造商:Rochester Electronics LLC 功能描述:ANALOG I/O PORT IC - Bulk
AD7868BNZ 功能描述:IC I/O PORT 12BIT ANLG 24-DIP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 標準包裝:3,000 系列:- 應用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤 供應商設備封裝:24-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR) 安裝類型:表面貼裝 產品目錄頁面:1015 (CN2011-ZH PDF) 其它名稱:296-25223-2
主站蜘蛛池模板: 同江市| 云梦县| 广河县| 汤阴县| 澎湖县| 梓潼县| 大田县| 三原县| 红河县| 东海县| 佛山市| 科技| 惠水县| 巴彦淖尔市| 澄迈县| 泊头市| 民权县| 盐城市| 连平县| 巴马| 台东县| 盐边县| 岗巴县| 荔浦县| 库车县| 龙山县| 南靖县| 双鸭山市| 江门市| 舟山市| 大方县| 凤庆县| 堆龙德庆县| 丽江市| 时尚| 泾源县| 邯郸县| 湄潭县| 东乌珠穆沁旗| 汽车| 达拉特旗|