欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7912
廠商: Analog Devices, Inc.
英文描述: 2-Channel, 2.35 V to 5.25 V, 1 MSPS, 10-/12-Bit ADCs
中文描述: 2通道,2.35 V至5.25 V,1 MSPS的,10-/12-Bit模數轉換器
文件頁數: 25/32頁
文件大小: 386K
代理商: AD7912
AD7912/AD7922
SERIAL INTERFACE
Figure 37 and Figure 38 show the detailed timing diagrams for
serial interfacing to the AD7922 and AD7912, respectively. The
serial clock provides the conversion clock and also controls the
transfer of information from the AD7912/AD7922 during
conversion.
Rev. 0 | Page 25 of 32
The CS signal initiates the data transfer and conversion process.
The falling edge of CS puts the track-and-hold into hold mode,
takes the bus out of three-state. The analog input is sampled at
this point and the conversion is initiated.
For the AD7922, the conversion requires 16 SCLK cycles to
complete. Once 13 SCLK falling edges have elapsed, the track-
and-hold goes back into track on the next SCLK rising edge, as
shown in Figure 37 at Point B. On the 16th SCLK falling edge,
the DOUT line goes back into three-state. If the rising edge of
CS occurs before 16 SCLKs have elapsed, then the conversion is
terminated and the DOUT line goes back into three-state.
Otherwise, DOUT returns to three-state on the 16th SCLK
falling edge, as shown in Figure 37. Sixteen serial clock cycles
are required to perform the conversion process and to access
data from the AD7922.
For the AD7912, the conversion requires 14 SCLK cycles to
complete. Once 13 SCLK falling edges have elapsed, the track-
and-hold goes back into track on the next SCLK rising edge, as
shown in Figure 38 at Point B.
If the rising edge of CS occurs before 14 SCLKs have elapsed,
then the conversion is terminated and the DOUT line goes back
into three-state. If 16 SCLKs are considered in the cycle, DOUT
returns to three-state on the 16th SCLK falling edge, as shown
in Figure 38.
CS going low clocks out the first leading zero to be read in by
the microcontroller or DSP. The remaining data is then clocked
out by subsequent SCLK falling edges beginning with the
second leading zero. Therefore, the first falling clock edge on
the serial clock has the first leading zero provided and also
clocks out the second leading zero. The final bit in the data
transfer is valid on the 16th falling edge, having been clocked
out on the previous (15th) falling edge.
In applications with a slower SCLK, it is possible to read in data
on each SCLK rising edge. In that case, the first falling edge of
SCLK clocks out the second leading zero and it can be read in
the first rising edge. However, the first leading zero that is
clocked out when CS goes low is missed, unless it is read on the
first falling SCLK edge. The 15th falling edge of SCLK clocks
out the last bit and it can be read in the 15th rising SCLK edge.
If CS goes low just after the SCLK falling edge has elapsed, CS
clocks out the first leading zero as before and it can be read in
the SCLK rising edge. The next SCLK falling edge clocks out
the second leading zero and it can be read in the following
rising edge.
0
ZERO
X
1
2
3
4
5
13
14
t
5
15
16
X
CHN
STY
X
X
X
X
X
CHN
MOD
DB11
DB10
DB2
DB1
DB0
Z
t
2
t
6
t
4
t
8
t
9
t
3
t
7
t
10
t
1
t
QUIET
t
CONVERT
SCLK
CS
DOUT
THREE-STATE
THREE-STATE
DIN
B
Figure 37. AD7922 Serial Interface Timing Diagram
0
ZERO
X
1
2
3
4
5
13
14
t
5
15
16
X
CHN
STY
X
X
X
X
X
CHN
MOD
DB9
DB8
DB0
ZERO
ZERO
Z
t
2
t
6
t
4
t
8
t
9
t
3
t
7
t
10
t
1
t
QUIET
t
CONVERT
SCLK
CS
DOUT
THREE-STATE
THREE-STATE
TWO TRAILING ZEROS
DIN
B
Figure 38. AD7912 Serial Interface Timing Diagram
相關PDF資料
PDF描述
AD7912ARM 2-Channel, 2.35 V to 5.25 V, 1 MSPS, 10-/12-Bit ADCs
AD7912ARM-REEL 2-Channel, 2.35 V to 5.25 V, 1 MSPS, 10-/12-Bit ADCs
AD7912ARM-REEL7 2-Channel, 2.35 V to 5.25 V, 1 MSPS, 10-/12-Bit ADCs
AD7922 2-Channel, 2.35 V to 5.25 V, 1 MSPS, 10-/12-Bit ADCs
AD7922ARM 2-Channel, 2.35 V to 5.25 V, 1 MSPS, 10-/12-Bit ADCs
相關代理商/技術參數
參數描述
AD7912ARM 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 10-bit Serial 8-Pin MSOP 制造商:Rochester Electronics LLC 功能描述:DUAL 10-BIT, 1MSPS, ADC I.C - Bulk 制造商:Analog Devices 功能描述:10BIT ADC DUAL SMD 7912 MSOP8
AD7912ARM-REEL 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 10-bit Serial 8-Pin MSOP T/R 制造商:Analog Devices 功能描述:ADC SGL SAR 1MSPS 10-BIT SERL 8MSOP - Tape and Reel
AD7912ARM-REEL7 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 10-bit Serial 8-Pin MSOP T/R 制造商:Analog Devices 功能描述:ADC SGL SAR 1MSPS 10-BIT SERL 8MSOP - Tape and Reel 制造商:Rochester Electronics LLC 功能描述:DUAL 10-BIT, 1MSPS, ADC I.C - Tape and Reel
AD7912ARMZ 功能描述:IC ADC 10BIT DUAL 2CH 8MSOP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:16 采樣率(每秒):45k 數據接口:串行 轉換器數目:2 功率耗散(最大):315mW 電壓電源:模擬和數字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數目和類型:2 個單端,單極
AD7912ARMZ-REEL 功能描述:IC ADC 10BIT DUAL 2CH 8MSOP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:2,500 系列:- 位數:16 采樣率(每秒):15 數據接口:MICROWIRE?,串行,SPI? 轉換器數目:1 功率耗散(最大):480µW 電壓電源:單電源 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:38-WFQFN 裸露焊盤 供應商設備封裝:38-QFN(5x7) 包裝:帶卷 (TR) 輸入數目和類型:16 個單端,雙極;8 個差分,雙極 配用:DC1011A-C-ND - BOARD DELTA SIGMA ADC LTC2494
主站蜘蛛池模板: 玉龙| 乌兰察布市| 高清| 虎林市| 平遥县| 石家庄市| 呼伦贝尔市| 宜章县| 剑川县| 阜新市| 伊宁市| 汶川县| 新巴尔虎左旗| 买车| 黄浦区| 苗栗市| 邳州市| 泸定县| 恭城| 淄博市| 虞城县| 杨浦区| 清新县| 玉田县| 丹阳市| 闽清县| 元阳县| 岳普湖县| 美姑县| 奇台县| 萨迦县| 马关县| 大悟县| 阿城市| 麟游县| 沂南县| 宜君县| 枣强县| 尤溪县| 常德市| 达日县|