欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): AD9200KST
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
中文描述: 1-CH 10-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQFP48
封裝: PLASTIC, LQFP-48
文件頁(yè)數(shù): 6/24頁(yè)
文件大小: 338K
代理商: AD9200KST
AD9200
–6–
REV. E
DEFINITIONS OF SPECIFICATIONS
Integral Nonlinearity (INL)
Integral nonlinearity refers to the deviation of each individual
code from a line drawn from “zero” through “full scale”. The
point used as “zero” occurs 1/2 LSB before the first code transi-
tion. “Full scale” is defined as a level 1 1/2 LSB beyond the last
code transition. The deviation is measured from the center of
each particular code to the true straight line.
Differential Nonlinearity (DNL, No Missing Codes)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. It is often
specified in terms of the resolution for which no missing codes
(NMC) are guaranteed.
Typical Characterization Curves
CODE OFFSET
1.0
0.5
–1.00
1024
128
D
256
384
512
640
768
896
0
–0.5
Figure 3. Typical DNL
CODE OFFSET
1.0
0.5
–1.00
1024
128
I
256
384
512
640
768
896
0
–0.5
Figure 4. Typical INL
Offset Error
The first transition should occur at a level 1 LSB above “zero.”
Offset is defined as the deviation of the actual first code transi-
tion from that point.
Gain Error
The first code transition should occur for an analog value 1 LSB
above nominal negative full scale. The last transition should
occur for an analog value 1 LSB below the nominal positive full
scale. Gain error is the deviation of the actual difference be-
tween first and last code transitions and the ideal difference
between the first and last code transitions.
Pipeline Delay (Latency)
The number of clock cycles between conversion initiation and
the associated output data being made available. New output
data is provided every rising edge.
INPUT FREQUENCY – Hz
60
55
120
1.00E+08
1.00E+06
1.00E+07
50
45
25
40
35
30
S
–0.5 AMPLITUDE
–6.0 AMPLITUDE
–20.0 AMPLITUDE
Figure 5. SNR vs. Input Frequency
60
55
120
1.00E+08
1.00E+06
INPUT FREQUENCY – Hz
S
1.00E+07
50
45
25
40
35
30
–0.5 AMPLITUDE
–6.0 AMPLITUDE
–20.0 AMPLITUDE
Figure 6. SINAD vs. Input Frequency
(AVDD = +3 V, DRVDD = +3 V, F
S
= 20 MHz (50% Duty Cycle), MODE = AVDD, 2 V Input
Span from 0.5 V to 2.5 V, External Reference, unless otherwise noted)
相關(guān)PDF資料
PDF描述
AD9200LQFP-EVAL Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
AD9200JRSRL Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
AD9200ARSRL Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
AD9200 Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
AD9200ARS CAP 33 UF 16V 10%
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9200KSTRL 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel 制造商:Analog Devices 功能描述:
AD9200KSTZ 制造商:Analog Devices 功能描述:ADC SGL PIPELINED 20MSPS 10-BIT PARALLEL 48LQFP - Trays
AD9200KSTZRL 制造商:Analog Devices 功能描述:ADC SGL PIPELINED 20MSPS 10-BIT PARALLEL 48LQFP - Tape and Reel
AD9200LQFP-EVAL 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
AD9200SSOP-EVAL 制造商:Analog Devices 功能描述:Evaluation Board For AD9200 CMOS A/D Converter 制造商:Analog Devices 功能描述:EVAL BD FOR AD9200 CMOS A/D CNVRTR - Bulk
主站蜘蛛池模板: 连平县| 周宁县| 永修县| 休宁县| 阿鲁科尔沁旗| 唐海县| 石泉县| 武胜县| 阳春市| 英吉沙县| 房产| 长宁县| 获嘉县| 吐鲁番市| 阳春市| 兰坪| 西华县| 庆阳市| 固镇县| 田东县| 阿拉尔市| 开化县| 孝昌县| 昭平县| 古蔺县| 麻江县| 丰原市| 叶城县| 三河市| 佛学| 前郭尔| 永川市| 乐至县| 呈贡县| 利川市| 专栏| 恩平市| 株洲市| 东台市| 曲麻莱县| 东方市|