欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9200KSTRL
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
中文描述: 1-CH 10-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQFP48
封裝: PLASTIC, LQFP-48
文件頁數: 23/24頁
文件大小: 338K
代理商: AD9200KSTRL
AD9200
–23–
REV. E
GROUNDING AND LAYOUT RULES
As is the case for any high performance device, proper ground-
ing and layout techniques are essential in achieving optimal
performance. The analog and digital grounds on the AD9200
have been separated to optimize the management of return
currents in a system. Grounds should be connected near the
ADC. It is recommended that a printed circuit board (PCB) of
at least four layers, employing a ground plane and power planes,
be used with the AD9200. The use of ground and power planes
offers distinct advantages:
1. The minimization of the loop area encompassed by a signal
and its return path.
2. The minimization of the impedance associated with ground
and power paths.
3. The inherent distributed capacitor formed by the power plane,
PCB insulation and ground plane.
These characteristics result in both a reduction of electro-
magnetic interference (EMI) and an overall improvement in
performance.
It is important to design a layout that prevents noise from cou-
pling onto the input signal. Digital signals should not be run in
parallel with the input signal traces and should be routed away
from the input circuitry. Separate analog and digital grounds
should be joined together directly under the AD9200 in a solid
ground plane. The power and ground return currents must be
carefully managed. A general rule of thumb for mixed signal
layouts dictates that the return currents from digital circuitry
should not pass through critical analog circuitry.
DIGITAL OUTPUTS
Each of the on-chip buffers for the AD9200 output bits
(D0–D9) is powered from the DRVDD supply pins, separate
from AVDD. The output drivers are sized to handle a variety
of logic families while minimizing the amount of glitch energy
generated. In all cases, a fan-out of one is recommended to keep
the capacitive load on the output data bits below the specified
20 pF level.
For DRVDD = 5 V, the AD9200 output signal swing is compat-
ible with both high speed CMOS and TTL logic families. For
TTL, the AD9200 on-chip, output drivers were designed to
support several of the high speed TTL families (F, AS, S). For
applications where the clock rate is below 20 MSPS, other TTL
families may be appropriate. For interfacing with lower voltage
CMOS logic, the AD9200 sustains 20 MSPS operation with
DRVDD = 3 V. In all cases, check your logic family data sheets
for compatibility with the AD9200 Digital Specification table.
THREE-STATE OUTPUTS
The digital outputs of the AD9200 can be placed in a high
impedance state by setting the THREE-STATE pin to HIGH.
This feature is provided to facilitate in-circuit testing or evaluation.
相關PDF資料
PDF描述
AD9200SSOP-EVAL Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
AD9200JST Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
AD9200JSTRL Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
AD9201 Dual Channel, 20 MHz 10-Bit Resolution CMOS ADC
AD9201-EVAL Dual Channel, 20 MHz 10-Bit Resolution CMOS ADC
相關代理商/技術參數
參數描述
AD9200KSTZ 制造商:Analog Devices 功能描述:ADC SGL PIPELINED 20MSPS 10-BIT PARALLEL 48LQFP - Trays
AD9200KSTZRL 制造商:Analog Devices 功能描述:ADC SGL PIPELINED 20MSPS 10-BIT PARALLEL 48LQFP - Tape and Reel
AD9200LQFP-EVAL 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 10-Bit, 20 MSPS, 80 mW CMOS A/D Converter
AD9200SSOP-EVAL 制造商:Analog Devices 功能描述:Evaluation Board For AD9200 CMOS A/D Converter 制造商:Analog Devices 功能描述:EVAL BD FOR AD9200 CMOS A/D CNVRTR - Bulk
AD9200TQFP-EVAL 制造商:Analog Devices 功能描述:EVAL BD FOR AD9200 CMOS A/D CNVRTR - Bulk
主站蜘蛛池模板: 浦东新区| 普洱| 宁阳县| 土默特右旗| 大港区| 定州市| 平遥县| 太谷县| 屯昌县| 五台县| 连平县| 阳新县| 尉犁县| 汕头市| 北辰区| 庆安县| 甘洛县| 阿拉善左旗| 福贡县| 余姚市| 郯城县| 来凤县| 聂荣县| 皮山县| 松桃| 宁蒗| 江油市| 兰溪市| 姜堰市| 铁力市| 凌海市| 迁安市| 绥江县| 水城县| 社旗县| 双城市| 凌海市| 定日县| 繁昌县| 康乐县| 常山县|