欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9243*
廠商: Analog Devices, Inc.
英文描述: 14-Bit Rail-to-Rail DACs with I2C Interface; Package: DFN; No of Pins: 10; Temperature Range: 0°C to +70°C
中文描述: 完整的14位。 3.0 MSPS的單片A / D轉換
文件頁數: 19/24頁
文件大小: 545K
AD9243
REV. A
–19–
GROUNDING AND DECOUPLING
Analog and Digital Grounding
Proper grounding is essential in any high speed, high resolution
system. Multilayer printed circuit boards (PCBs) are recom-
mended to provide optimal grounding and power schemes. The
use of ground and power planes offers distinct advantages:
1. The minimization of the loop area encompassed by a signal
and its return path.
2. The minimization of the impedance associated with ground
and power paths.
3. The inherent distributed capacitor formed by the power
plane, PCB insulation, and ground plane.
These characteristics result in both a reduction of electro-
magnetic interference (EMI) and an overall improvement in
performance.
It is important to design a layout that prevents noise from coupling
onto the input signal. Digital signals should not be run in paral-
lel with input signal traces and should be routed away from the
input circuitry. While the AD9243 features separate analog and
digital ground pins, it should be treated as an analog compo-
nent.
The AVSS, DVSS and DRVSS pins must be joined together
directly under the AD9243
. A solid ground plane under the A/D is
acceptable if the power and ground return currents are managed
carefully. Alternatively, the ground plane under the A/D may
contain serrations to
steer
currents in predictable directions
where cross-coupling between analog and digital would other-
wise be unavoidable. The AD9243/EB ground layout, shown in
Figure
54, depicts the serrated type of arrangement. The analog
and digital grounds are connected by a jumper below the A/D.
Analog and Digital Supply Decoupling
The AD9243 features separate analog and digital supply and
ground pins, helping to minimize digital corruption of sensitive
analog signals.
FREQUENCY – kHz
120
P
100
1000
80
60
40
100
10
1
AVDD
DVDD
Figure 45. AD9243 PSSR vs. Frequency
Figure 45 shows the power supply rejection ratio vs. frequency
for a 200 mV p-p ripple applied to both AVDD and DVDD.
In general, AVDD, the analog supply, should be decoupled to
AVSS, the analog common, as close to the chip as physically
possible. Figure 46 shows the recommended decoupling for the
analog supplies; 0.1
μ
F ceramic chip capacitors should provide
adequately low impedance over a wide frequency range. Note
that the AVDD and AVSS pins are co-located on the AD9243
to simplify the layout of the decoupling capacitors and provide
the shortest possible PCB trace lengths. The AD9243/EB power
plane layout, shown in Figure 55 depicts a typical arrangement
using a multilayer PCB.
0.1
m
F
AVDD
AVSS
AD9243
0.1
m
F
AVDD
AVSS
Figure 46. Analog Supply Decoupling
The CML is an internal analog bias point used internally by the
AD9243. This pin must be decoupled with at least a 0.1
μ
F
capacitor as shown in Figure 47. The dc level of CML is ap-
proximately AVDD/2. This voltage should be buffered if it is to
be used for any external biasing.
0.1
m
F
CML
AD9243
Figure 47. CML Decoupling
The digital activity on the AD9243 chip falls into two general
categories: correction logic, and output drivers. The internal
correction logic draws relatively small surges of current, mainly
during the clock transitions. The output drivers draw large
current impulses while the output bits are changing. The size
and duration of these currents are a function of the load on the
output bits: large capacitive loads are to be avoided. Note that
the internal correction logic of the AD9243 is referenced DVDD
while the output drivers are referenced to DRVDD.
The decoupling shown in Figure 48, a 0.1
μ
F ceramic chip
capacitor, is appropriate for a reasonable capacitive load on the
digital outputs (typically 20 pF on each pin). Applications
involving greater digital loads should consider increasing the
digital decoupling proportionally, and/or using external buffers/
latches.
0.1
m
F
DVDD
DVSS
AD9243
DRVDD
DRVSS
0.1
m
F
Figure 48. Digital Supply Decoupling
A complete decoupling scheme will also include large tantalum
or electrolytic capacitors on the PCB to reduce low-frequency
ripple to negligible levels. Refer to the AD9243/EB schematic
and layouts in
Figures 51–55 for more information regarding the
placement of decoupling capacitors.
相關PDF資料
PDF描述
AD9244 14-Bit, 40/65 MSPS Monolithic A/D Converter
AD9244-40PCB 14-Bit, 40/65 MSPS Monolithic A/D Converter
AD9244-65PCB 14-Bit, 40/65 MSPS Monolithic A/D Converter
AD9244BSTRL-40 14-Bit, 40/65 MSPS Monolithic A/D Converter
AD9244BSTRL-65 14-Bit, 40/65 MSPS Monolithic A/D Converter
相關代理商/技術參數
參數描述
AD9243AS 制造商:Analog Devices 功能描述:ADC Single Pipelined 3Msps 14-bit Parallel 44-Pin MQFP 制造商:Analog Devices 功能描述:IC 14-BIT ADC
AD9243ASRL 制造商:Analog Devices 功能描述:ADC Single Pipelined 3Msps 14-bit Parallel 44-Pin MQFP T/R
AD9243ASZ 功能描述:IC ADC 14BIT 3MSPS 44-MQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1 系列:microPOWER™ 位數:8 采樣率(每秒):1M 數據接口:串行,SPI? 轉換器數目:1 功率耗散(最大):- 電壓電源:模擬和數字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應商設備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數目和類型:8 個單端,單極 產品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
AD9243ASZRL 功能描述:IC ADC 14BIT SGL 3MSPS 44MQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:12 采樣率(每秒):300k 數據接口:并聯 轉換器數目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數目和類型:1 個單端,單極;1 個單端,雙極
主站蜘蛛池模板: 新宾| 拉孜县| 韶山市| 富源县| 会宁县| 从江县| 外汇| 长海县| 蒙自县| 普兰店市| 仙游县| 漯河市| 陵川县| 通化市| 伊宁市| 阿坝| 承德市| 鄂州市| 濮阳县| 凉山| 稻城县| 南昌市| 尉犁县| 灯塔市| 德保县| 长阳| 张家川| 酒泉市| 杭锦旗| 红河县| 金堂县| 淳安县| 科技| 巢湖市| 延边| 潞城市| 井研县| 铁岭市| 常熟市| 崇阳县| 广南县|