欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD9847AKST
廠商: ANALOG DEVICES INC
元件分類: 消費家電
英文描述: 10-Bit 40 MSPS CCD Signal Processor with Integrated Timing Driver
中文描述: SPECIALTY CONSUMER CIRCUIT, PQFP48
封裝: 1.40 MM HEIGHT, PLASTIC, MS-026BBC, LQFP-48
文件頁數(shù): 21/28頁
文件大小: 428K
代理商: AD9847AKST
REV. A
AD9847
–21–
ANALOG FRONT END DESCRIPTION AND OPERATION
The AD9847 signal processing chain is shown in Figure 15.
Each processing step is essential in achieving a high quality
image from the raw CCD pixel data.
DC Restore
To reduce the large dc offset of the CCD output signal, a
dc-restore circuit is used with an external 0.1
μ
F series coupling
capacitor. This restores the dc level of the CCD signal to approxi-
mately 1.5 V, to be compatible with the 3 V analog supply of the
AD9847.
Correlated Double Sampler
The CDS circuit samples each CCD pixel twice to extract the video
information and reject low frequency noise. The timing shown
in Figure 6 illustrates how the two internally generated CDS
clocks, SHP and SHD, are used to sample the reference level and
data level of the CCD signal, respectively. The placement of the
SHP and SHD sampling edges is determined by the setting of
the SHPPOSLOC and SHDPOSLOC registers located at
Addresses 0xF0 and 0xF1, respectively. Placement of these two
clock signals is critical in achieving the best performance from
the CCD.
Input Clamp
A line-rate input clamping circuit is used to remove the CCD’s
optical black offset. This offset exists in the CCD’s shielded black
reference pixels. The AD9847 removes this offset in the input
stage to minimize the effect of a gain change on the system black
level, usually called the “gain step.”
Another advantage of removing this offset at the input stage is to
maximize system headroom. Some area CCDs have large black
level offset voltages, which, if not corrected at the input stage, can
significantly reduce the available headroom in the internal circuitry
when higher VGA gain settings are used.
Horizontal timing examples are shown on the last page of the
Applications Information section. It is recommended that the
CLPDM pulse be used during valid CCD dark pixels. CLPDM
may be used during the optical black pixels, either together with
CLPOB or separately. The CLPDM pulse should be a minimum
of four pixels wide.
PxGA
The
PxGA
provides separate gain adjustment for the individual
color pixels. A programmable gain amplifier with four separate
values, the
PxGA
has the capability to “multiplex” its gain value
on a pixel-to-pixel basis (see Figure 17). This allows lower out-
put color pixels to be gained up to match higher output color
pixels. Also, the
PxGA
may be used to adjust the colors for white
balance, reducing the amount of digital processing that is needed.
The four different gain values are switched according to the
Color Steering circuitry. Seven different color steering modes
for different types of CCD color filter arrays are programmed
in
the AD9847 AFE Register, ctlmode, at Address 0x06
(see Figures 16a to 16g for timing examples). For example,
Mosaic Separate steering mode accommodates the popular
“Bayer” arrangement of red, green, and blue filters (see Figure 18).
0.1 F
0.1 F
0.1 F
1.0 F
1.0 F
0.1 F
0.1 F
0dB TO 36dB
CLPDM
CCDIN
DIGITAL
FILTER
CLPOB
DC RESTORE
OPTICAL BLACK
CLAMP
10-BIT
ADC
VGA
8-BIT
DAC
CLAMP LEVEL
REGISTER
8
VGA GAIN
REGISTER
10
CDS
INTERNAL
V
REF
2V FULL SCALE
–2dB TO +10dB
10
PRECISION
TIMING
GENERATION
BYP1
BYP 2
SHP
SHD
PxGA
1.5V
OUTPUT
DATA
LATCH
REFT
REFB
DOUT
PHASE
V-H
TIMING
GENERATION
SHP SHD
DOUT
PHASE
CLPDM CLPOB PBLK
PBLK
1.0V
2.0V
DOUT
BYP 3
INPUT OFFSET
CLAMP
CML
AVDD
2
INTERNAL
BIASING
AD9847
Figure 15. Analog Front End Block Diagram
相關PDF資料
PDF描述
AD9848KST CCD Signal Processors with Integrated Timing Driver
AD9848 CCD Signal Processors with Integrated Timing Driver
AD9849 CCD Signal Processors with Integrated Timing Driver
AD9849KST CCD Signal Processors with Integrated Timing Driver
AD9851 CMOS 180 MHz DDS/DAC Synthesizer
相關代理商/技術參數(shù)
參數(shù)描述
AD9847AKSTRL 制造商:Analog Devices 功能描述:AFE Video 1ADC 10-Bit 3.3V/5V 48-Pin LQFP T/R 制造商:Analog Devices 功能描述:AFE VID 1ADC 10-BIT 3V/3V/3.3V/3.3V/3.3V/3.3V/3.3V/5V/5V 48L - Tape and Reel
AD9847AKSTZ 功能描述:IC CCD SIGNAL PROC 10BIT 48-LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關文件:Automotive Product Guide 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:20-TSSOP 包裝:管件
AD9847AKSTZRL 功能描述:IC CCD SIGNAL PROC 10BIT 48-LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關文件:Automotive Product Guide 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:20-TSSOP 包裝:管件
AD9847KST 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Analog Devices 功能描述:
ad9847kstrl 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel 制造商:Analog Devices 功能描述:
主站蜘蛛池模板: 乌鲁木齐市| 固阳县| 曲沃县| 嘉黎县| 上蔡县| 德令哈市| 彭山县| 正安县| 柘城县| 信宜市| 丹凤县| 大渡口区| 金华市| 县级市| 黑水县| 襄汾县| 林甸县| 新泰市| 郓城县| 清镇市| 邵武市| 溆浦县| 邯郸县| 常州市| 蓬莱市| 眉山市| 柘城县| 慈溪市| 罗田县| 新丰县| 天峨县| 张家界市| 蒙阴县| 建平县| 白山市| 色达县| 闻喜县| 桃园市| 武定县| 莱西市| 白沙|