欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9859YSV-REEL7
廠商: ANALOG DEVICES INC
元件分類: 數字信號處理外設
英文描述: 400 MSPS, 10-Bit, 1.8 V CMOS Direct Digital Synthesizer
中文描述: DSP-NUM CONTROLLED OSCILLATOR, PQFP48
封裝: EXPOSED PAD, PLASTIC, MS-026ABC, QFP-48
文件頁數: 21/24頁
文件大小: 574K
代理商: AD9859YSV-REEL7
AD9859
INSTRUCTION BYTE
The instruction byte contains the following information:
Table 7.
MSB
D6
R/W
X
Rev. 0 | Page 21 of 24
D5
X
D4
A4
D3
A3
D2
A2
D1
A1
LSB
A0
R/W—Bit 7 of the instruction byte determines whether a read
or write data transfer occurs after the instruction byte write.
Logic High indicates read operation. Logic 0 indicates a write
operation.
X, X—Bits 6 and 5 of the instruction byte are Don’t Cares.
A4, A3, A2, A1, A0—Bits 4, 3, 2, 1, 0 of the instruction byte
determine which register is accessed during the data transfer
portion of the communications cycle.
SERIAL INTERFACE PORT PIN DESCRIPTION
SCLK—Serial Clock. The serial clock pin is used to synchronize
data to and from the AD9859 and to run the internal state
machines. SCLK maximum frequency is 25 MHz.
CSB—Chip Select Bar. CSB is active low input that allows more
than one device on the same serial communications line. The
SDO and SDIO pins go to a high impedance state when this
input is high. If driven high during any communications cycle,
that cycle is suspended until CS is reactivated low. Chip select
can be tied low in systems that maintain control of SCLK.
SDIO—Serial Data I/O. Data is always written to the AD9859
on this pin. However, this pin can be used as a bidirectional data
line. Bit 7 of Register Address 0x00 controls the configuration of
this pin. The default is Logic 0, which configures the SDIO pin
as bidirectional.
SDO—Serial Data Out. Data is read from this pin for protocols
that use separate lines for transmitting and receiving data. In the
case where the AD9859 operates in a single bidirectional I/O
mode, this pin does not output data and is set to a high imped-
ance state.
IOSYNC—It synchronizes the I/O port state machines without
affecting the addressable register’s contents. An active high
input on the IOSYNC pin causes the current communication
cycle to abort. After IOSYNC returns low (Logic 0), another
communication cycle may begin, starting with the instruction
byte write.
MSB/LSB TRANSFERS
The AD9859 serial port can support both most significant bit
(MSB) first or least significant bit (LSB) first data formats. This
functionality is controlled by the Control Register 0x00 <8> bit.
The default value of Control Register 0x00 <8> is low (MSB
first). When Control Register 0x00 <8> is set high, the AD9859
serial port is in LSB first format. The instruction byte must be
written in the format indicated by Control Register 0x00 <8>. If
the AD9859 is in LSB first mode, the instruction byte must be
written from least significant bit to most significant bit.
For MSB first operation, the serial port controller generates the
most significant byte (of the specified register) address first
followed by the next lesser significant byte addresses until the
I/O operation is complete. All data written to (read from) the
AD9859 must be (is) in MSB first order. If the LSB mode is ac-
tive, the serial port controller generates the least significant byte
address first followed by the next greater significant byte ad-
dresses until the I/O operation is complete. All data written to
(read from) the AD9859 must be (is) in LSB first order.
Example Operation
To write the amplitude scale factor register in MSB first format,
apply an instruction byte of 0x02 [serial address is 00010(b)].
From this instruction, the internal controller knows to use the
first byte as the most significant byte. The first two bits are
recorded as the auto ramp rate speed control bits, and the next
six bits are the most significant bits of the amplitude scale fac-
tor. The second byte is applied as the eight less significant bits of
the amplitude scale factor ASF<7:0>.
To write the amplitude scale factor register in LSB first format,
assuming the control register has already been set for LSB first
format, apply an instruction byte of 0x40. From this instruction,
the internal controller knows to use the first byte as the least
significant byte of the amplitude scale factor ASF<0:7>. The
second byte is split into the first six bits ASF<8:13> and the last
two provide the auto-ramp rate speed control bits ARRSC<0:1>.
Power-Down Functions of the AD9859
The AD9859 supports an externally controlled or hardware
power-down feature as well as the more common software pro-
grammable power-down bits found in previous ADI DDS products.
The software control power-down allows the DAC, PLL, input
clock circuitry, and digital logic to be individually powered
down via unique control bits (CFR1<7:4>). With the exception
of CFR1<6>, these bits are not active when the externally con-
trolled power-down pin (PWRDWNCTL) is high. External
power-down control is supported on the AD9859 via the
PWRDWNCTL input pin. When the PWRDWNCTL input pin
is high, the AD9859 enters a power-down mode based on the
CFR1<3> bit. When the PWRDWNCTL input pin is low, the
external power-down control is inactive.
相關PDF資料
PDF描述
AD9862PCB Mixed-Signal Front-End (MxFE⑩) Processor for Broadband Communications
AD9860 Mixed-Signal Front-End (MxFE⑩) Processor for Broadband Communications
AD9860BST Mixed-Signal Front-End (MxFE⑩) Processor for Broadband Communications
AD9860PCB Mixed-Signal Front-End (MxFE⑩) Processor for Broadband Communications
AD9862 Mixed-Signal Front-End (MxFE⑩) Processor for Broadband Communications
相關代理商/技術參數
參數描述
AD9859YSVZ 功能描述:IC DDS DAC 10BIT 400MSPS 48-TQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 直接數字合成 (DDS) 系列:- 產品變化通告:Product Discontinuance 27/Oct/2011 標準包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調節字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:帶卷 (TR)
AD9859YSVZ 制造商:Analog Devices 功能描述:IC 400 MSPS DDS 制造商:Analog Devices 功能描述:IC, 400 MSPS DDS
AD9859YSVZ 制造商:Analog Devices 功能描述:DIRECT DIGITAL SYNTHESIZER
AD9859YSVZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:400 MSPS, 10-Bit,1.8 V CMOS Direct Digital Synthesizer
AD9859YSVZ-REEL7 功能描述:IC DDS DAC 10BIT 400MSPS 48TQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 直接數字合成 (DDS) 系列:- 產品變化通告:Product Discontinuance 27/Oct/2011 標準包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調節字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:帶卷 (TR)
主站蜘蛛池模板: 镇宁| 盐津县| 郯城县| 若羌县| 西和县| 两当县| 翼城县| 磴口县| 刚察县| 碌曲县| 涪陵区| 灌南县| 柳林县| 澄江县| 调兵山市| 昭苏县| 县级市| 阿城市| 通海县| 津南区| 商河县| 天峨县| 海原县| 拜泉县| 莲花县| 德江县| 苏尼特左旗| 石嘴山市| 贺兰县| 科尔| 宝坻区| 汉中市| 新兴县| 海林市| 乐亭县| 广元市| 寿光市| 霍林郭勒市| 峡江县| 孝义市| 广东省|