欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9862BST
廠商: ANALOG DEVICES INC
元件分類: 通信及網絡
英文描述: Mixed-Signal Front-End (MxFE⑩) Processor for Broadband Communications
中文描述: SPECIALTY TELECOM CIRCUIT, PQFP128
封裝: PLASTIC, LQFP-128
文件頁數: 27/32頁
文件大小: 617K
代理商: AD9862BST
REV. 0
AD9860/AD9862
–27–
Tx Path (Normal Operation)
The DAC update rate, the Tx input data rate, and the rate of
CLKOUT2 (clock used to latch Tx input data) are the parameters
of interest for the transmit path data. These parameters, in addition
to the output signal bandwidth, are related to CLKIN by the settings
of the ADC Div2, the DLL multiplier, the CLKOUT2 Div, the
two edges, and the interpolation registers.
The Tx data is timed relative to the CLKOUT2 pin (unless it is
retimed relative to CLKOUT1 by setting Tx Retime register) and
the input Tx data is latched on either each rising edge, each
falling edge or both edges (controlled through the Inverse Sample
and two edges registers). The timing diagrams for these cases
are shown in Figure 12.
The Dual Tx data is multiplexed onto a single bus so that fewer
digital bits are necessary to transfer data. Throughout this discus-
sion of Tx path timing, Tx digital processing options other than
interpolation are ignored because they do not change data timing;
Tx data timing reflects whether single or dual channel data is
latched into the AD9860/AD9862.
The rates of CLKOUT2 (and the input data rate) are related
to CLKIN by the DLL Multiplier Register, the setting of the
CLKOUT2 Divide Factor Register and the register ADC Div2.
These relationships are shown in Table II.
Table II. CLKOUT2 Timing Relative to CLKIN
for Normal Operation Mode
DLL
Mult
CLKOUT2
Div Factor
CLK DIV2
CLKOUT2
1
2
4
CLKIN
CLKIN/2
CLKIN/4
1
1
2
4
2 CLKIN
CLKIN
CLKIN/2
No Div
2
1
2
4
4 CLKIN
2 CLKIN
CLKIN
4
1
2
4
CLKIN/2
CLKIN/4
CLKIN/8
1
1
2
4
CLKIN
CLKIN/2
CLKIN/4
Div by 2
2
1
2
4
2 CLKIN
CLKIN
CLKIN/2
4
ADC
DATA MUX
AND
LATCH
DATA LATCH
AND
DEMUX
NO DECIMATION, 2
DECIMATE:
REG D6 B0
MUX OUT: REG D5 B0
Rx RETIME: REG D5 B3
2 DATA PATHS: REG D19 B4
Q/I ORDER: REG D18 B5
Tx RETIME: REG D18 B6
NO INTERP, 2, 4
INTERPOLATION:
REG D19 B0, 1
INV
NO INVERSION, INVERT
INV1: REG D25 B1
INV
DIV
1 , 1/2 , 1/4
NO INVERSION, INVERT
INV2: REG D25 B5
CLKOUT2 DIV FACTOR:
REG 25 B6, 7
DAC
CLKIN
Rx DATA
[0:23]
CLKOUT1
CLKOUT2
Tx DATA
[0:13]
DLL MULTIPLIER:
REG D24 B3, 4
DLL
1 , 2 , 4
DIV
1 , 1/2
CLKSEL
1 , 1/2
ADC DIV2:
REG D24 B5
DIV
CLOCK PATH
DATA PATH
Figure 13. Alternative Operation Timing Block Diagram
相關PDF資料
PDF描述
AD9864 IF Digitizing Subsystem
AD9864-EB IF Digitizing Subsystem
AD9864BCPZ IF Digitizing Subsystem
AD9864BCPZRL IF Digitizing Subsystem
AD9866BCPRL Broadband Modem Mixed Signal Front End
相關代理商/技術參數
參數描述
AD9862BSTRL 制造商:Analog Devices 功能描述:Mixed Signal Front End 128-Pin LQFP T/R 制造商:Rochester Electronics LLC 功能描述:12B MIXED SIGNAL FRONT END MXFE PROCESSO - Tape and Reel
AD9862BSTZ 功能描述:IC FRONT-END MIXED-SGNL 128-LQFP RoHS:是 類別:RF/IF 和 RFID >> RF 前端 (LNA + PA) 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:250 系列:- RF 型:GPS 頻率:1575.42MHz 特點:- 封裝/外殼:48-TQFP 裸露焊盤 供應商設備封裝:48-TQFP 裸露焊盤(7x7) 包裝:托盤
AD9862BSTZRL 功能描述:IC PROCESSOR FRONT END 128LQFP RoHS:是 類別:RF/IF 和 RFID >> RF 前端 (LNA + PA) 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:250 系列:- RF 型:GPS 頻率:1575.42MHz 特點:- 封裝/外殼:48-TQFP 裸露焊盤 供應商設備封裝:48-TQFP 裸露焊盤(7x7) 包裝:托盤
AD9862-EB 制造商:Analog Devices 功能描述: 制造商:Analog Devices 功能描述:MIXED SIGNAL FRONT END - Bulk
AD9862-EBZ 功能描述:BOARD EVALUATION FOR AD9862 RoHS:是 類別:RF/IF 和 RFID >> RF 評估和開發套件,板 系列:- 標準包裝:1 系列:- 類型:GPS 接收器 頻率:1575MHz 適用于相關產品:- 已供物品:模塊 其它名稱:SER3796
主站蜘蛛池模板: 濮阳市| 呼伦贝尔市| 襄樊市| 文化| 夹江县| 万山特区| 岚皋县| 广平县| 库伦旗| 宝兴县| 华蓥市| 望江县| 阳高县| 赤水市| 昭苏县| 右玉县| 宿州市| 桓仁| 仁寿县| 富裕县| 深水埗区| 宜黄县| 瓮安县| 尉犁县| 司法| 岳阳县| 淄博市| 元谋县| 洞口县| 平阴县| 象山县| 卢湾区| 仪征市| 铜鼓县| 泰宁县| 青海省| 将乐县| 宜都市| 伊春市| 惠东县| 嘉义市|