欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9877ABS
廠商: ANALOG DEVICES INC
元件分類: 通信及網絡
英文描述: Mixed-Signal Front End Set-Top Box, Cable Modem
中文描述: SPECIALTY TELECOM CIRCUIT, PQFP100
封裝: PLASTIC, MQFP-100
文件頁數: 14/36頁
文件大小: 1094K
代理商: AD9877ABS
AD9877
After passing through the half-band filter stages, the IQ data
streams are fed to a cascaded integrator-comb (CIC) filter. This
filter is configured as an interpolating filter, which allows
further upsampling rates of 3 or 4. The CIC filter, like the half-
bands, has a built-in low-pass characteristic. Again, this
provides for suppression of the spectral images produced by the
upsampling process.
Rev. B | Page 14 of 36
The digital quadrature modulator stage following the CIC filters
is used to frequency shift (upconvert) the baseband spectrum of
the incoming data stream up to the desired carrier frequency.
The carrier frequency is controlled numerically by a direct
digital synthesizer (DDS). The DDS uses the internal system
clock (f
SYSCLK
) to generate the desired carrier frequency with a
high degree of precision. The carrier is applied to the I and Q
multipliers in quadrature fashion (90° phase offset) and
summed to yield a data stream that is the modulated carrier.
It should be noted at this point that the incoming data has been
converted from an input sample rate of f
MCLK
to an output
sample rate of f
SYSCLK
(see Figure 15). The modulated carrier
becomes the 12-bit samples sent to the DAC.
Single-Tone Output Transmit Operation
The AD9877 can be configured for frequency synthesis
applications by writing the single-tone bit true. In single-tone
mode, the AD9877 disengages the modulator and preceding
data path logic to output a spectrally pure single-frequency sine
wave. The AD9877 provides for a 26-bit frequency tuning word,
which results in a tuning resolution of 3.2 Hz at a f
SYSCLK
rate of
216 MHz. A good rule when using the AD9877 as a frequency
synthesizer is to limit the fundamental output frequency to 30%
of f
SYSCLK
. This avoids generating aliases too close to the desired
fundamental output frequency, thus minimizing the cost of
filtering the aliases.
Frequency hopping via the profile inputs and associated tuning
word is also supported in single-tone mode, which allows
frequency shift keying (FSK) modulation.
OSCIN Clock Multiplier
As mentioned earlier, the output data is sampled at the rate of
f
SYSCLK
. The AD9877 has a built-in programmable clock
multiplier and an oscillator circuit. This allows the use of a
relatively low frequency, and therefore less expensive, crystal or
oscillator to generate the OSCIN signal. The low frequency
OSCIN signal can then be multiplied in frequency by an integer
factor of between 1 and 31, inclusive, to become the f
SYSCLK
clock.
For DDS applications, the carrier is typically limited to about
30% of f
SYSCLK
. For a 65 MHz carrier, the system clock required is
above 216 MHz.
The OSCIN multiplier function maintains clock integrity, as
evidenced by the excellent phase noise characteristics and low
clock-related spur in the output spectrum of the AD9877.
External loop filter components consisting of a series resistor
(1.3 kΩ) and capacitor (0.01 μF) provide the compensation zero
for the OSCIN multiplier PLL loop. The overall loop
performance has been optimized for these component values.
Receive Section
The AD9877 includes three high speed, high performance
ADCs. Two matched 8-bit ADCs are optimized for analog IQ
demodulated signals and can be sampled at rates up to
16.5 MSPS. A direct IF 12-bit ADC can sample signals at rates
up to 33 MSPS.
The ADC sampling frequency can be derived directly from the
OSCIN signal or from the on-chip OSCIN multiplier. For
highest dynamic performance, it is recommended to choose an
OSCIN frequency that can be directly used as the ADC
sampling clock. Digital 8-bit ADC outputs are multiplexed to
one 4-bit bus, clocked by the master clock (MCLK). The 12-bit
ADC uses a nonmultiplexed 12-bit interface with an output
data rate of half the f
MCLK
frequency.
CLOCK AND OSCILLATOR CIRCUITRY
The internal oscillator of the AD9877 generates all sampling
clocks from a simple, low cost, parallel resonance, fundamental
frequency quartz crystal. Figure 16 shows how the quartz
crystal is connected between OSCIN (Pin 61) and XTAL
(Pin 60) with parallel resonant load capacitors as specified by
the crystal manufacturer. The internal oscillator circuitry can
also be overdriven by a clock applied to OSCIN with XTAL left
unconnected.
f
OSCIN
=
f
MCLK
×
N
/
M
An internal phase-locked loop (PLL) generates the DAC
sampling frequency,
f
SYSCLK
, by multiplying OSCIN frequency
M
times. The MCLK signal (Pin 23),
f
MCLK
, is derived by dividing
this PLL output frequency by
N
(Register Address 0x01).
f
SYSCLK
=
f
OSCIN
×
M
f
MCLK
=
f
OSCIN
×
M
/
N
An external PLL loop filter (Pin 57) consisting of a series
resistor and ceramic capacitor (Figure 16, R1 = 1.3 kΩ, C12 =
0.01 μF) is required for stability of the PLL. Also, a shield
surrounding these components is recommended to minimize
external noise coupling into the PLL’s voltage-controlled
oscillator input (guard trace connected to AVDDPLL).
Figure 15 shows that ADCs are either sampled directly by a low
jitter clock at OSCIN or by a clock that is derived from the PLL
output. Operating modes can be selected in Register 0x08.
Sampling the ADCs directly with the OSCIN clock requires
MCLK to be programmed at twice the OSCIN frequency.
相關PDF資料
PDF描述
AD9877-EB Mixed-Signal Front End Set-Top Box, Cable Modem
AD9882KST-100 Dual Interface for Flat Panel Displays
AD9882KST-140 Dual Interface for Flat Panel Displays
AD9882 Dual Interface for Flat Panel Displays
AD9883ABST-RL140 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
相關代理商/技術參數
參數描述
AD9877ABS-1 制造商:Analog Devices 功能描述:
AD9877ABSZ 功能描述:IC PROCESSOR FRONT END 100MQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模擬前端 (AFE) 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 位數:- 通道數:2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應商設備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD9877BS 制造商:Analog Devices 功能描述:
AD9877-EB 制造商:Analog Devices 功能描述:
AD9878 制造商:AD 制造商全稱:Analog Devices 功能描述:Mixed-Signal Front End for Broadband Applications
主站蜘蛛池模板: 乌苏市| 依安县| 博罗县| 高雄县| 务川| 天祝| 白朗县| 广宁县| 台北市| 随州市| 通化县| 谢通门县| 柏乡县| 通州区| 错那县| 奉节县| 随州市| 定安县| 铁岭县| 巴中市| 屏东县| 安平县| 兴国县| 博罗县| 东兰县| 商洛市| 温泉县| 绥宁县| 陈巴尔虎旗| 乐山市| 扬中市| 家居| 靖安县| 西充县| 吐鲁番市| 大新县| 天峨县| 甘谷县| 陇川县| 新疆| 五莲县|