欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD9949KCP
廠商: ANALOG DEVICES INC
元件分類: 消費家電
英文描述: 12-Bit CCD Signal Processor with Precision Timing Core
中文描述: SPECIALTY CONSUMER CIRCUIT, QCC40
封裝: 6 X 6 MM, MO-220-VJJD-2, LFCSP-40
文件頁數(shù): 30/36頁
文件大小: 707K
代理商: AD9949KCP
AD9949
APPLICATIONS INFORMATION
CIRCUIT CONFIGURATION
The AD9949 recommended circuit configuration is shown in
Figure 38. Achieving good image quality from the AD9949
requires careful attention to PCB layout. All signals should be
routed to maintain low noise performance. The CCD output
signal should be directly routed to Pin 27 through a 0.1 μF
capacitor. The master clock CLI should be carefully routed to
Pin 25 to minimize interference with the CCDIN, REFT, and
REFB signals.
Rev. B | Page 30 of 36
The digital outputs and clock inputs are located on Pins 1 to 13
and Pins 31 to 40 and should be connected to the digital ASIC
away from the analog and CCD clock signals. Placing series
resistors close to the digital output pins may help to reduce
digital code transition noise. If the digital outputs must drive a
load larger than 20 pF, buffering is recommended to minimize
additional noise. If the digital ASIC can accept gray code, the
AD9949’s outputs can be selected to output data in gray code
format using the control register Bit D5. Gray coding helps reduce
potential digital transition noise compared with binary coding.
The H1–H4 and RG traces should have low inductance to avoid
excessive distortion of the signals. Heavier traces are recom-
mended because of the large transient current demand on
H1–H4 from the capacitive load of the CCD. If possible,
physically locating the AD9949 closer to the CCD will reduce
the inductance on these lines. As always, the routing path
should be as direct as possible from the AD9949 to the CCD.
GROUNDING AND DECOUPLING
RECOMMENDATIONS
As shown in Figure 38, a single ground plane is recommended
for the AD9949. This ground plane should be as continuous as
possible, particularly around Pins 23 to 30. This ensures that all
analog decoupling capacitors provide the lowest possible
impedance path between the power and bypass pins and their
respective ground pins. All high frequency decoupling
capacitors should be located as close as possible to the package
pins. It is recommended that the exposed paddle on the bottom
of the package be soldered to a large pad, with multiple vias
connecting the pad to the ground plane.
All the supply pins must be decoupled to ground with good
quality, high frequency chip capacitors. There should also be a
4.7 μF or larger bypass capacitor for each main supply—AVDD,
RGVDD, HVDD, and DRVDD—although this is not necessary
for each individual pin. In most applications, it is easier to share
the supply for RGVDD and HVDD, which may be done as long
as the individual supply pins are separately bypassed. A separate
3 V supply may be used for DRVDD, but this supply pin should
still be decoupled to the same ground plane as the rest of the
chip. A separate ground for DRVSS is not recommended.
The reference bypass pins (REFT, REFB) should be decoupled
to ground as close as possible to their respective pins. The
analog input (CCDIN) capacitor should also be located close to
the pin.
3V ANALOG SUPPLY
SERIAL
INTERFACE
3
CCD SIGNAL
MASTER
CLOCK INPUT
3V ANALOG
SUPPLY
VD/HD/HBLK INPUTS
CLP/BLK OUTPUT
4
3V
DRIVER
SUPPLY
RG DRIVER
SUPPLY
H DRIVER
SUPPLY
DATA
OUTPUTS
12
H1 TO H4
4
TOP VIEW
AD9949
PIN 1
IDENTIFIER
30
REFB
29
REFT
28
AVSS
27
CCDIN
26
AVDD
25
CLI
24
TCVDD
23
TCVSS
22
RGVDD
21
RG
D1
D2
D3
D4
1
2
3
4
DRVDD
6
D5
D6
D7
D8
10
7
8
9
4
3
3
3
3
3
3
3
3
3
D
D
H
H
H
H
H
H
R
RG OUTPUT
+
+
+
+
DRVSS
5
4.7
μ
F 0.1
μ
F
0.1
μ
F
4.7
μ
F
4.7
μ
F
0.1
μ
F
0.1
μ
F
4.7
μ
F
0.1
μ
F
0.1
μ
F
1
μ
F
1
μ
F
0.1
μ
F
0
Figure 38. Recommended Circuit Configuration
相關(guān)PDF資料
PDF描述
AD9949 12-Bit CCD Signal Processor with Precision Timing Core
AD9949KCPZRL 12-Bit CCD Signal Processor with Precision Timing Core
AD9949KCPRL 12-Bit CCD Signal Processor with Precision Timing Core
AD9949KCPZ 12-Bit CCD Signal Processor with Precision Timing Core
AD9949AKCPZ Circular Connector; No. of Contacts:61; Series:MS27474; Body Material:Aluminum; Connecting Termination:Crimp; Connector Shell Size:24; Circular Contact Gender:Socket; Circular Shell Style:Jam Nut Receptacle; Insert Arrangement:24-61 RoHS Compliant: No
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9949KCPRL 制造商:Analog Devices 功能描述:AFE Video 1ADC 12-Bit 3V 40-Pin LFCSP EP T/R 制造商:Rochester Electronics LLC 功能描述:12 BIT 36 MSPS, 3 V ANALOG FRONT END - Tape and Reel
AD9949KCPZ 功能描述:IC CCD SIGNAL PROCESSOR 40-LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關(guān)文件:Automotive Product Guide 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應商設(shè)備封裝:20-TSSOP 包裝:管件
AD9949KCPZRL 功能描述:IC CCD SIGNAL PROCESSOR 40-LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關(guān)文件:Automotive Product Guide 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應商設(shè)備封裝:20-TSSOP 包裝:管件
AD9950KJ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Parallel-Input Frequency Synthesizer
AD9950TJ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Parallel-Input Frequency Synthesizer
主站蜘蛛池模板: 永福县| 雅江县| 盐边县| 丽江市| 通江县| 称多县| 安西县| 江孜县| 华蓥市| 彭水| 恩施市| 武夷山市| 黄大仙区| 阜南县| 巴彦县| 曲阳县| 阳新县| 裕民县| 绍兴市| 江门市| 永昌县| 嘉善县| 分宜县| 龙口市| 南平市| 陆川县| 鹤壁市| 荣昌县| 静宁县| 重庆市| 扶风县| 盐亭县| 沂南县| 金华市| 安国市| 忻城县| 兴和县| 全州县| 将乐县| 安康市| 封丘县|