欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADF4154BCP-REEL7
廠商: ANALOG DEVICES INC
元件分類: XO, clock
英文描述: Fractional-N Frequency Synthesizer
中文描述: PLL FREQUENCY SYNTHESIZER, 4000 MHz, QCC20
封裝: 4 X 4 MM, MO-220VGGD-1, LFCSP-20
文件頁數: 15/20頁
文件大小: 470K
代理商: ADF4154BCP-REEL7
ADF4154
REGISTER DEFINITION
N-Divider Register, R0
The on-chip N-divider register is programmed by setting
R0[1, 0] to [0, 0]. Table 8 shows the input data format for
programming this register.
9-Bit INT Value
These nine bits control what is loaded as the INT value. This is
used to determine the overall feedback division factor (see
Equation 1).
12-Bit FRAC Value
These 12 bits control what is loaded as the FRAC value into the
fractional interpolator. This value helps determine the overall
feedback division factor (see Equation 1). The FRAC value must
be less than the value loaded into the MOD register.
Fast-Lock
Setting the part to logic high enables fast-lock mode. To use
fast-lock, the required time value for wide bandwidth mode
needs to be loaded into the R-divider register.
Rev. 0 | Page 15 of 20
The charge pump current increases from 16× the minimum
current and reverts back to 1× the minimum current once the
time value loaded has expired.
See the Fast-Lock Timer and Register Sequences section for
more information.
R-DIVIDER REGISTER, R1
The on-chip R-divider register is programmed by setting
R1[1, 0] to [0, 1]. Table 9 shows the input data format for
programming this register.
Load Control
When set to logic high, the value being programmed in the
modulus is not loaded into the modulus. Instead, it sets the fast-
lock timer. The value of the fast-lock timer/
F
PFD
is the amount
of time the PLL stays in wide bandwidth mode.
MUXOUT
The on-chip multiplexer is controlled by R1[22...20] on the
ADF4154. Table 9 shows the truth table.
Digital Lock Detect
The digital lock detect output goes high if there are 40
successive PFD cycles with an input error of less than 15 ns. It
stays high until a new channel is programmed or until the error
at the PFD input exceeds 30 ns for one or more cycles. If the
loop bandwidth is narrow compared to the PFD frequency, the
error at the PFD inputs may drop below 15 ns for 40 cycles
around a cycle slip. Therefore, the digital lock detect may go
falsely high for a short period until the error again exceeds
30 ns. In this case, the digital lock detect is reliable only as a
loss-of-lock detector.
Prescaler (P/P + 1)
The dual-modulus prescaler (P/P + 1), along with the INT,
FRAC, and MOD counters, determines the overall division ratio
from the RF
IN
to the PFD input. Operating at CML levels, it
takes the clock from the RF input stage and divides it down for
the counters. It is based on a synchronous 4/5 core. When set to
4/5, the maximum RF frequency allowed is 2 GHz. Therefore,
when operating the ADF4154 above 2 GHz, this must be set to
8/9. The prescaler limits the INT value.
With P = 4/5, N
MIN
= 31.
With P = 8/9, N
MIN
= 91.
The prescaler can also influence the phase noise performance. If
INT < 91, a prescaler of 4/5 should be used. For applications
where INT > 91, P = 8/9 should be used for optimum noise
performance (see Table 9).
4-Bit RF R Counter
The 4-bit RF R counter allows the input reference frequency
(REF
IN
) to be divided down to produce the reference clock to
the phase frequency detector (PFD). Division ratios from 1 to
15 are allowed.
12-Bit Interpolator Modulus/Fast-Lock Timer
Bits DB13–DB2 have two functions depending on the value of
the load control bit: modulus or fast lock timer value.
When the load control bit = 0 (DB23), the required modulus
may be programmed into the R-divider register (DB13–DB2).
When the load control bit = 1 (DB23), the required fast-lock
timer value may be programmed into the R-divider register
(DB13–DB2).
This programmable register sets the fractional modulus, which
is the ratio of the PFD frequency to the channel step resolution
on the RF output. Refer to the RF Synthesizer: A Worked
Example section for more information.
The ADF4154 programmable modulus is double-buffered. This
means that two events must occur before the part uses a new
modulus value. First, the new modulus value is latched into the
device by writing to the R-divider register. Second, a new write
must be performed on the N-divider register. Therefore, when-
ever the modulus value is updated, the N-divider register must
be written to so that the modulus value is loaded correctly.
CONTROL REGISTER, R2
The on-chip control register is programmed by setting R2[1, 0]
to [0, 1]. Table 10 shows the input data format for programming
this register.
RF Counter Reset
DB3 is the RF counter reset bit for the ADF4154. When this is 1,
the RF synthesizer counters are held in reset. For normal
operation, this bit should be 0.
相關PDF資料
PDF描述
ADF4154BRU Fractional-N Frequency Synthesizer
ADF4154BRU-REEL Fractional-N Frequency Synthesizer
ADF4154BRU-REEL7 Fractional-N Frequency Synthesizer
ADF4193 Low Phase Noise, Fast Settling PLL Frequency Synthesizer
ADF4193BCPZ Low Phase Noise, Fast Settling PLL Frequency Synthesizer
相關代理商/技術參數
參數描述
ADF4154BCPZ 功能描述:IC FRACTION-N FREQ SYNTH 20LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數:1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
ADF4154BCPZ-RL 功能描述:IC FRACTION-N FREQ SYNTH 20LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數:1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
ADF4154BCPZ-RL7 功能描述:IC FRACTION-N FREQ SYNTH 20LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數:1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
ADF4154BRU 功能描述:IC FRAC-N FREQ SYNTH 16-TSSOP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數:1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
ADF4154BRU-REEL 功能描述:IC FRACTION-N FREQ SYNTH 16TSSOP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數:1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
主站蜘蛛池模板: 巨鹿县| 龙川县| 满洲里市| 洪江市| 营口市| 子长县| 酒泉市| 合水县| 炎陵县| 海丰县| 钟祥市| 滨海县| 阳高县| 勐海县| 济阳县| 建阳市| 鹤岗市| 石台县| 左云县| 汉中市| 隆子县| 饶河县| 通渭县| 北辰区| 高邮市| 阜宁县| 肃宁县| 墨竹工卡县| 廉江市| 邵武市| 丘北县| 通州市| 崇文区| 乌恰县| 定西市| 三明市| 龙海市| 丹凤县| 通化县| 云浮市| 台东市|