欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADF4252BCP-REEL
廠商: ANALOG DEVICES INC
元件分類: XO, clock
英文描述: Dual Fractional-N/Integer-N Frequency Synthesizer
中文描述: PLL FREQUENCY SYNTHESIZER, 3000 MHz, QCC24
封裝: MO-220-VGGD, LFCSP-24
文件頁數: 22/28頁
文件大小: 384K
代理商: ADF4252BCP-REEL
REV. B
–22–
ADF4252
RF Phase Detector Polarity
DB7 in the ADF4252 sets the RF phase detector polarity.
When the VCO characteristics are positive, this should be set to
1. When they are negative, it should be set to 0.
RF Charge Pump Current Setting
DB9 and DB10 set the RF charge pump current setting. This
should be set to whatever charge pump current the loop filter
has been designed with (see Table V).
RF Test Modes
These bits should be set to 0, 0, 0 for normal operation.
MASTER REGISTER
(Address R3)
With R3[2, 1, 0] set to 0, 1, 1, the on-chip master register will be
programmed. Table VI shows the input data format for program-
ming the master register.
RF and IF Counter Reset
DB3 is the counter reset bit for the ADF4252. When this is 1,
both the RF and IF R, INT, and MOD counters are held in reset.
For normal operation, this bit should be 0. Upon power-up, the
DB3 bit needs to be disabled, the INT counter resumes counting
in
close
alignment with the R counter. (The maximum error is
one prescaler cycle).
Charge Pump Three-State
This bit puts both the RF and IF charge pump into three-state
mode when programmed to a 1. It should be set to 0 for normal
operation.
Power-Down
R3[3] on the ADF4252 provides the programmable power-down
mode. Setting this bit to a 1 will perform a power-down on both
the RF and IF sections. Setting this bit to 0 will return the RF
and IF sections to normal operation. While in software power-
down, the part will retain all information in its registers. Only
when supplies are removed will the register contents be lost.
When a power-down is activated, the following events occur:
1. All active dc current paths are removed.
2. The RF and IF counters are forced to their load state conditions.
3. The RF and IF charge pumps are forced into three-state mode.
4. The digital lock detect circuitry is reset.
5. The RF
IN
input and IF
IN
input are debiased.
6. The oscillator input buffer circuitry is disabled.
7. The input register remains active and capable of loading and
latching data.
XO Disable
Setting this bit to 1 disables the REF
OUT
circuitry. This will
be set to 1 when using an external TCXO, VCXO, or other
reference sources. This will be set to 0 when using the REF
IN
and REF
OUT
pins to form an oscillator circuit.
MUXOUT Control
The on-chip multiplexer is controlled by R3[10
7] on the
ADF4252. Table VI shows the truth table.
If the user updates the RF control register or the IF control
register, the MUXOUT contents will be lost. To retrieve the
MUXOUT signal, the user must write to the master register.
Lock Detect
The digital lock detect output goes high if there are 40 successive
PFD cycles with an input error of less than 15 ns. It stays high
until a new channel is programmed or until the error at the PFD
input exceeds 30 ns for one or more cycles. If the loop bandwidth
is narrow compared to the PFD frequency, the error at the PFD
inputs may drop below 15 ns for 40 cycles around a cycle slip; thus
the digital lock detect may go falsely high for a short period until
the error again exceeds 30 ns. In this case the digital lock detect is
reliable only as a
loss of lock
indicator.
IF N DIVIDER REGISTER
(Address R4)
With R4[2, 1, 0] set to [1, 0, 0], the on-chip IF N divider register
will be programmed. Table VII shows the input data format for
programming this register.
IF CP Gain
When set to 1, this bit changes the IF charge pump current
setting to its maximum value. When the bit is set to 0, the
charge pump current reverts back to its previous state.
IF Prescaler
The dual-modulus prescaler (P/P + 1), along with the IF A and
B counters, determine the overall division ratio, N, to be realized
(N = PB + A) from the IF
IN
to the IF PFD input. Operating at
CML levels, it takes the clock from the IF input stage and divides it
down to a manageable frequency for the CMOS counters. It is
based on a synchronous 4/5 core. See Equation 2 and Table VII.
IF B and A Counter
The IF A and B counters, in conjunction with the dual modulus
prescaler, make it possible to generate output frequencies that
are spaced only by the reference frequency (REF
IN
) divided
by R. The equation for the IF
OUT
VCO frequency is given in
Equation 2.
IF R DIVIDER REGISTER
(Address R5)
With R5[2, 1, 0] set to [1, 0, 1], the on-chip IF R divider register
will be programmed. Table VIII shows the input data format for
programming this register.
IF REF
IN
Doubler
Setting this bit to 0 feeds the REF
IN
signal directly to the 15-bit
IF R counter. Setting this bit to 1 multiplies the REF
IN
frequency by a factor of 2 before feeding into the 15-bit IF R
counter.
15-Bit IF R Counter
The 15-bit IF R counter allows the input reference frequency
(REF
IN
) to be divided down to produce the reference clock to
the IF phase frequency detector (PFD). Division ratios from
1 to 32767 are allowed.
IF CONTROL REGISTER
(Address R6)
With R6[2, 1, 0] set to [1, 1, 0], the on-chip IF control register
will be programmed. Table IX shows the input data format for
programming this register. Upon initialization, DB15
DB11
should all be set to 0.
相關PDF資料
PDF描述
ADF4252BCP-REEL7 Dual Fractional-N/Integer-N Frequency Synthesizer
ADF4360-3BCP Integrated Synthesizer and VCO
ADF4360-4BCP Integrated Synthesizer and VCO
ADF4360-1BCP Integrated Synthesizer and VCO
ADF4360-2 Integrated Synthesizer and VCO
相關代理商/技術參數
參數描述
ADF4252BCP-REEL7 制造商:Analog Devices 功能描述:PLL Frequency Synthesizer Dual 24-Pin LFCSP EP T/R
ADF4252BCPZ 功能描述:IC PLL FREQ SYNTHESIZER 24-LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:2,000 系列:- 類型:PLL 頻率合成器 PLL:是 輸入:晶體 輸出:時鐘 電路數:1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/無 頻率 - 最大:1GHz 除法器/乘法器:是/無 電源電壓:4.5 V ~ 5.5 V 工作溫度:-20°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-LSSOP(0.175",4.40mm 寬) 供應商設備封裝:16-SSOP 包裝:帶卷 (TR) 其它名稱:NJW1504V-TE1-NDNJW1504V-TE1TR
ADF4252BCPZ-R7 功能描述:IC PLL FREQ SYNTHESIZER 24LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數:1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
ADF4252BCPZ-RL 功能描述:IC PLL FREQ SYNTHESIZER 24LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數:1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
ADF4350 制造商:AD 制造商全稱:Analog Devices 功能描述:Wideband Synthesizer with Integrated VCO
主站蜘蛛池模板: 喀喇| 乐亭县| 揭东县| 沙河市| 丰宁| 靖安县| 股票| 新田县| 库尔勒市| 柳河县| 瑞丽市| 罗江县| 青川县| 临猗县| 镇坪县| 康保县| 北川| 淮滨县| 佛学| 黄梅县| 阳城县| 察隅县| 枣庄市| 定南县| 仙居县| 普安县| 方山县| 长兴县| 石渠县| 吴堡县| 平谷区| 平遥县| 德化县| 北流市| 遂溪县| 乐都县| 青川县| 英德市| 上蔡县| 云和县| 虎林市|