欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADN2819
廠商: Analog Devices, Inc.
元件分類: 運動控制電子
英文描述: Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp
中文描述: 多速率為2.7 Gb / s的集成時鐘和數據恢復芯片限幅放大器
文件頁數: 10/24頁
文件大?。?/td> 570K
代理商: ADN2819
ADN2819
LOS RESPONSE TIME
The LOS response time is the delay between the removal of the
input signal and indication of loss of signal (LOS) at SDOUT.
The ADN2819’s response time is 300 ns typ when the inputs are
dc-coupled. In practice, the time constant of ac-coupling at the
quantizer input determines the LOS response time.
Rev. B | Page 10 of 24
JITTER SPECIFICATIONS
The ADN2819 CDR is designed to achieve the best bit-error-
rate (BER) performance, and has exceeded the jitter transfer,
generation, and tolerance specifications proposed for
SONET/SDH equipment defined in the Telcordia Technologies
specification.
Jitter is the dynamic displacement of digital signal edges from
their long-term average positions measured in UI (unit
intervals), where 1 UI = 1 bit period. Jitter on the input data
can cause dynamic phase errors on the recovered clock
sampling edge. Jitter on the recovered clock causes jitter on the
retimed data.
The following sections summarize the specifications of the jitter
generation, transfer, and tolerance in accordance with the
Telcordia document (GR-253-CORE, Issue 3, September 2000)
for the optical interface at the equipment level, and the
ADN2819 performance with respect to those specifications.
Jitter Generation
Jitter generation specification limits the amount of jitter that
can be generated by the device with no jitter and wander
applied at the input. For OC-48 devices, the band-pass filter has
a 12 kHz high-pass cutoff frequency, with a roll-off of
20 dB/decade and a low-pass cutoff frequency of at least
20 MHz. The jitter generated should be less than 0.01 UI rms
and 0.1 UI p-p.
Jitter Transfer
Jitter transfer function is the ratio of the jitter on the output
signal to the jitter applied on the input signal versus the
frequency. This parameter measures the limited amount of jitter
on an input signal that can be transferred to the output signal
(see Figure 11).
SLOPE = –20dB/DECADE
JITTER FREQUENCY (kHz)
0.1
J
f
C
ACCEPTABLE
RANGE
0
Figure 11. Jitter Transfer Curve
Jitter Tolerance
Jitter tolerance is defined as the peak-to-peak amplitude of the
sinusoidal jitter applied on the input signal that causes a 1 dB
power penalty. This is a stress test that is intended to ensure no
additional penalty is incurred under the operating conditions
(see Figure 12). Figure 13 shows the typical OC-48 jitter
tolerance performance of the ADN2819.
SLOPE = –20dB/DECADE
f
0
f
1
f
2
f
3
f
4
JITTER FREQUENCY (Hz)
15
1.5
0.15
I
0
Figure 12. SONET Jitter Tolerance Mask
MODULATION FREQUENCY (Hz)
10
1k
100k
10M
100
10
0.1
A
1
100
10k
1M
1
ADN2819
OC-48 SONET MASK
0
Figure 13. OC-48 Jitter Tolerance Curve
相關PDF資料
PDF描述
ADN2819ACP-CML Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2819ACP-CML-RL Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2819ACPZ-CML-RL1 Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2819ACPZ-CML1 Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2830ACP32-REEL Circular Connector; No. of Contacts:4; Series:LJT06R; Body Material:Aluminum; Connecting Termination:Crimp; Connector Shell Size:21; Circular Contact Gender:Socket; Circular Shell Style:Straight Plug; Insert Arrangement:21-75
相關代理商/技術參數
參數描述
ADN2819ACP-CML 制造商:Analog Devices 功能描述:CDR 2488.32Mbps/2666.06Mbps SONET/SDH 48-Pin LFCSP EP Tray 制造商:Rochester Electronics LLC 功能描述:MULTI-RATE 2.7GBPS CDR/ PA LOW POWER I.C - Bulk
ADN2819ACP-CML-RL 制造商:Analog Devices 功能描述:CDR 2488.32Mbps/2666.06Mbps SONET/SDH 48-Pin LFCSP EP T/R
ADN2819ACPZ-CML 功能描述:IC CLOCK/DATA RECOVERY 48LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標準包裝:28 系列:- 類型:時鐘/頻率發生器 PLL:是 主要目的:Intel CPU 服務器 輸入:時鐘 輸出:LVCMOS 電路數:1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應商設備封裝:64-TSSOP 包裝:管件
ADN2819ACPZ-CML1 制造商:AD 制造商全稱:Analog Devices 功能描述:Multirate to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2819ACPZ-CML-RL 功能描述:IC CLOCK/DATA RECOVERY 48LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標準包裝:28 系列:- 類型:時鐘/頻率發生器 PLL:是 主要目的:Intel CPU 服務器 輸入:時鐘 輸出:LVCMOS 電路數:1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應商設備封裝:64-TSSOP 包裝:管件
主站蜘蛛池模板: 马山县| 白银市| 康定县| 仙居县| 千阳县| 加查县| 尼木县| 渝中区| 鸡西市| 琼中| 武汉市| 延寿县| 名山县| 卢氏县| 隆尧县| 高密市| 柏乡县| 洮南市| 平江县| 犍为县| 乐都县| 河北省| 夏津县| 甘孜县| 大渡口区| 土默特左旗| 利川市| 永德县| 南开区| 张北县| 大城县| 安康市| 崇信县| 延川县| 百色市| 郎溪县| 龙岩市| 永昌县| 三明市| 阿瓦提县| 仪陇县|