欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADSP-21266SKBCZ-2D
廠商: ANALOG DEVICES INC
元件分類: 數字信號處理
英文描述: SHARC Embedded Processor
中文描述: 16-BIT, 66.67 MHz, OTHER DSP, PBGA136
封裝: ROHS COMPLIANT, MO-205AE, BGA-136
文件頁數: 12/44頁
文件大小: 426K
代理商: ADSP-21266SKBCZ-2D
Rev. B
|
Page 12 of 44
|
May 2005
ADSP-21266
DAI_P20
1
I/O/T
Three-state with
programmable
pull-up
Digital Audio Interface Pins
. These pins provide the physical interface to the SRU.
The SRU configuration registers define the combination of on-chip peripheral
inputs or outputs connected to the pin and to the pin’s output enable. The config-
uration registers of these peripherals then determine the exact behavior of the pin.
Any input or output signal present in the SRU may be routed to any of these pins.
The SRU provides the connection from the serial ports, input data port, precision
clock generators, and timers to the DAI_P20
1 pins. These pins have internal
22.5 k
pull-up resistors which are enabled on reset. These pull-ups can be disabled
in the DAI_PIN_PULLUP register.
Serial Peripheral Interface Clock Signal
. Driven by the master, this signal controls
the rate at which data is transferred. The master may transmit data at a variety of
baud rates. SPICLK cycles once for each bit transmitted. SPICLK is a gated clock that
is active during data transfers, only for the length of the transferred word. Slave
devices ignore the serial clock if the slave select input is driven inactive (HIGH).
SPICLK is used to shift out and shift in the data driven on the MISO and MOSI lines.
The data is always shifted out on one clock edge and sampled on the opposite edge
of the clock. Clock polarity and clock phase relative to data are programmable into
the SPICTL control register and define the transfer format. SPICLK has a 22.5 k
internal pull-up resistor. If SPI master boot mode is selected, MOSI and SPICLK pins
are driven during reset. These pins are not three-stated during reset in SPI master
boot mode.
Serial Peripheral Interface Slave Device Select
. An active low signal used to select
the DSP as an SPI slave device. This input signal behaves like a chip select, and is
provided by the master device for the slave devices. In multimaster mode the DSP’s
SPIDS signal can be driven by a slave device to signal to the DSP (as SPI master) that
an error has occurred, as some other device is also trying to be the master device.
If asserted low when the device is in master mode, it is considered a multimaster
error. For a single master, multiple-slave configuration where flag pins are used, this
pin must be tied or pulled high to V
DDEXT
on the master device. For ADSP-21266 to
ADSP-21266 SPI interaction, any of the master ADSP-21266’s flag pins can be used
to drive the SPIDS signal on the ADSP-21266 SPI slave device.
SPI Master Out Slave In
. If the ADSP-21266 is configured as a master, the MOSI pin
becomes a data transmit (output) pin, transmitting output data. If the ADSP-21266
is configured as a slave, the MOSI pin becomes a data receive (input) pin, receiving
input data. In an ADSP-21266 SPI interconnection, the data is shifted out from the
MOSI output pin of the master and shifted into the MOSI input(s) of the slave(s).
MOSI has a 22.5 k
internal pull-up resistor. If SPI master boot mode is selected,
MOSI and SPICLK pins are driven during reset. These pins are not three-stated during
reset in SPI master boot mode.
SPI Master In Slave Out
. If the ADSP-21266 is configured as a master, the MISO pin
becomes a data receive (input) pin, receiving input data. If the ADSP-21266 is
configured as a slave, the MISO pin becomes a data transmit (output) pin, trans-
mitting output data. In an ADSP-21266 SPI interconnection, the data is shifted out
from the MISO output pin of the slave and shifted into the MISO input pin of the
master. MISO has a 22.5 k
internal pull-up resistor. MISO can be configured as O/D
by setting the OPD bit in the SPICTL register.
Note:
Only one slave is allowed to transmit data at any given time.
To enable broadcast
transmission to multiple SPI slaves, the DSP’s MISO pin may be disabled by setting
(=1) Bit 5 (DMISO) of the SPICTL register.
Boot Configuration Select
. Selects the boot mode for the DSP. The BOOTCFG pins
must be valid before reset is asserted. See
Table 5 on Page 14
for a description of
the boot modes.
SPICLK
I/O
Three-state with
pull-up enabled
SPIDS
I
Input only
MOSI
I/O (O/D)
Three-state with
pull-up enabled
MISO
I/O (O/D)
Three-state with
pull-up enabled
BOOTCFG1
0
I
Input only
Table 3. Pin Descriptions (Continued)
Pin
Type
State During and
After Reset
Function
相關PDF資料
PDF描述
ADSP-21266SKSTZ-1B SHARC Embedded Processor
ADSP-21266SKSTZ-1C SHARC Embedded Processor
ADSP-21266SKSTZ-2B SHARC Embedded Processor
ADSP-21266SKSTZ-2C SHARC Embedded Processor
ADSP-21266SKSTZ-2D SHARC Embedded Processor
相關代理商/技術參數
參數描述
ADSP-21266SKSTZ-1B 制造商:Analog Devices 功能描述: 制造商:Analog Devices 功能描述:DSP FLOATING PT 32BIT 150MHZ 150MIPS 144LQFP - Trays
ADSP-21266SKSTZ-1C 制造商:Analog Devices 功能描述:DSP Floating-Point 32-Bit 150MHz 150MIPS 144-Pin LQFP 制造商:Analog Devices 功能描述:DSP FLOATING PT 32BIT 150MHZ 150MIPS 144LQFP - Trays
ADSP-21266SKSTZ-1D 功能描述:IC DSP 32BIT 150MHZ 144-LQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數字式信號處理器) 系列:SHARC® 標準包裝:2 系列:StarCore 類型:SC140 內核 接口:DSI,以太網,RS-232 時鐘速率:400MHz 非易失內存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,FCBGA 供應商設備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21266SKSTZ-2B 制造商:Analog Devices 功能描述:DSP Floating-Point 32-Bit 200MHz 200MIPS 144-Pin LQFP
ADSP21266SKSTZ2C 制造商:Analog Devices 功能描述:
主站蜘蛛池模板: 孝感市| 泸西县| 保亭| 庆元县| 湘西| 搜索| 西乡县| 佳木斯市| 邵阳县| 海丰县| 兖州市| 齐齐哈尔市| 四会市| 怀宁县| 兴城市| 青海省| 黔西| 墨玉县| 凤台县| 横山县| 教育| 成武县| 马边| 手游| 外汇| 江西省| 汉源县| 日喀则市| 淳安县| 桂林市| 雷州市| 甘谷县| 康马县| 神木县| 阜康市| 澄迈县| 安阳县| 喀什市| 临颍县| 武清区| 瑞金市|