欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): ADV7392EBZ
廠商: Analog Devices, Inc.
英文描述: Low Power, Chip Scale 10-Bit SD/HD Video Encoder
中文描述: 低功耗,芯片尺寸10位標(biāo)清/高清視頻編碼器
文件頁(yè)數(shù): 41/96頁(yè)
文件大小: 1209K
代理商: ADV7392EBZ
ADV7390/ADV7391/ADV7392/ADV7393
ADV7390/ADV7391 INPUT CONFIGURATION
The ADV7390/ADV7391 supports a number of different input
modes. The desired input mode is selected using Subaddress 0x01,
Bits[6:4]. The ADV7390/ADV7391 defaults to standard
definition (SD) mode upon power-up. Table 30 provides an
overview of all possible input configurations. Each input mode
is described in detail in this section.
Rev. 0 | Page 41 of 96
Table 30. ADV7390/ADV7391 Input Configuration
Input Mode
P7
000
SD
010
ED/HD-DDR
111
ED (at 54 MHz)
STANDARD DEFINITION
Subaddress 0x01, Bits[6:4] = 000
SD YCrCb data can be input in an interleaved 4:2:2 format over
an 8-bit bus rate of 27 MHz.
A 27 MHz clock signal must be provided on the CLKIN pin. If
required, external synchronization signals can be provided on
the HSYNC and VSYNC pins. Embedded EAV/SAV timing
codes are also supported. The ITU-R BT.601/656 input standard
is supported.
The interleaved pixel data is input on Pin P7 to Pin P0, with P0
being the LSB.
P6
P5
P4
YCrCb
YCrCb
YCrCb
P2
P2
P1
P0
MPEG2
DECODER
CLKIN
P[7:0]
27MHz
YCrCb
ADV7390/
ADV7391
VSYNC,
HSYNC
2
8
0
Figure 49. SD Example Application
ENHANCED DEFINITION/HIGH DEFINITION
Subaddress 0x01, Bits[6:4] = 010
ED or HD YCrCb data can be input in an interleaved 4:2:2
format over an 8-bit DDR bus.
The clock signal must be provided on the CLKIN pin. If
required, external synchronization signals can be provided on
the HSYNC and VSYNC pins. Embedded EAV/SAV timing
codes are also supported.
8-Bit 4:2:2 ED/HD YCrCb Mode (DDR)
In 8-bit DDR 4:2:2 YCrCb input mode, the Y pixel data is input
on Pin P7 to Pin P0 upon either the rising or falling edge of
CLKIN. P0 is the LSB.
The CrCb pixel data is also input on Pin P7 to Pin P0
upon the opposite edge of CLKIN. P0 is the LSB.
Whether the Y data is clocked in upon the rising or falling edge
of CLKIN is determined by Subaddress 0x01, Bits[2:1] (see
Figure 50 and Figure 51).
3FF
00
00
XY
Y0
Y1
Cr0
CLKIN
NOTES
1. SUBADDRESS 0x01 [2:1] SHOULD BE SET TO 00 IN THIS CASE.
Figure 50. ED/HD-DDR Input Sequence (EAV/SAV)—Option A
P[7:0]
Cb0
0
3FF
00
00
XY
Cb0
Cr0
Y1
CLKIN
P[7:0]
Y0
NOTES
1. SUBADDRESS 0x01 [2:1] SHOULD BE SET TO 11 IN THIS CASE.
0
Figure 51. ED/HD-DDR Input Sequence (EAV/SAV)—Option B
MPEG2
DECODER
CLKIN
P[7:0]
INTERLACED TO
PROGRESSIVE
YCrCb
ADV7390/
ADV7391
VSYNC,
HSYNC
8
2
YCrCb
0
Figure 52. ED/HD-DDR Example Application
ENHANCED DEFINITION (AT 54 MHz)
Subaddress 0x01, Bits[6:4] = 111
ED YCrCb data can be input in an interleaved 4:2:2 format over
an 8-bit bus rate of 54 MHz.
A 54 MHz clock signal must be provided on the CLKIN pin.
Embedded EAV/SAV timing codes are supported. External
synchronization signals are not supported in this mode.
The interleaved pixel data is input on Pin P7 to Pin P0, with P0
being the LSB.
3FF
00
00
XY
Cb0
Y0
Y1
Cr0
CLKIN
P[7:0]
0
Figure 53. ED (At 54 MHz) Input Sequence (EAV/SAV)
相關(guān)PDF資料
PDF描述
ADV7393 Low Power, Chip Scale 10-Bit SD/HD Video Encoder
ADV7393BCPZ Low Power, Chip Scale 10-Bit SD/HD Video Encoder
ADV7393BCPZ-REEL Low Power, Chip Scale 10-Bit SD/HD Video Encoder
ADV7393EBZ Low Power, Chip Scale 10-Bit SD/HD Video Encoder
ADV7400AKSTZ-80 10-Bit Intergrated Multiformat SDTV/HDTV Video Decoder and RGB Graphics Digitizer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADV7392WBCPZ 制造商:Analog Devices 功能描述:
ADV7392WBCPZ-REEL 制造商:Analog Devices 功能描述:
ADV7393 制造商:AD 制造商全稱:Analog Devices 功能描述:Low Power, Chip Scale 10-Bit SD/HD Video Encoder
ADV7393BCPZ 功能描述:IC DAC VIDEO HDTV 10BIT 40LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 編碼器,解碼器,轉(zhuǎn)換器 系列:- 產(chǎn)品變化通告:Development Systems Discontinuation 26/Apr/2011 標(biāo)準(zhǔn)包裝:1 系列:- 類型:編碼器 應(yīng)用:DVB-S.2 系統(tǒng) 電壓 - 電源,模擬:- 電壓 - 電源,數(shù)字:- 安裝類型:- 封裝/外殼:模塊 供應(yīng)商設(shè)備封裝:模塊 包裝:散裝 其它名稱:Q4645799
ADV7393BCPZ-REEL 功能描述:IC DAC ENCODER VID HDTV 40-LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 編碼器,解碼器,轉(zhuǎn)換器 系列:- 產(chǎn)品變化通告:Development Systems Discontinuation 26/Apr/2011 標(biāo)準(zhǔn)包裝:1 系列:- 類型:編碼器 應(yīng)用:DVB-S.2 系統(tǒng) 電壓 - 電源,模擬:- 電壓 - 電源,數(shù)字:- 安裝類型:- 封裝/外殼:模塊 供應(yīng)商設(shè)備封裝:模塊 包裝:散裝 其它名稱:Q4645799
主站蜘蛛池模板: 景宁| 四川省| 成安县| 兴隆县| 西丰县| 三门县| 万荣县| 垦利县| 延津县| 凌云县| 荥经县| 北安市| 开原市| 资中县| 哈巴河县| 广南县| 公安县| 乌苏市| 新泰市| 阿拉善右旗| 固镇县| 长沙县| 彭山县| 平舆县| 合山市| 宁津县| 嘉禾县| 黑水县| 黔南| 禹城市| 县级市| 贡嘎县| 固原市| 武冈市| 沧州市| 若尔盖县| 峨边| 莱芜市| 吉安县| 萍乡市| 本溪市|