欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ATT3020-70M84I
廠商: Electronic Theatre Controls, Inc.
元件分類: FPGA
英文描述: Field-Programmable Gate Arrays
中文描述: 現場可編程門陣列
文件頁數: 7/80頁
文件大小: 528K
代理商: ATT3020-70M84I
Data Sheet
February 1997
ATT3000 Series Field-Programmable Gate Arrays
Lucent Technologies Inc.
7
Configurable Logic Block
The array of configurable logic blocks (CLBs) provides
the functional elements from which the user’s logic is
constructed. The logic blocks are arranged in a matrix
within the perimeter of IOBs. The ATT3020 has 64 such
blocks arranged in eight rows and eight columns. The
ORCA
Foundry Development System is used to com-
pile the configuration data for loading into the internal
configuration memory to define the operation and inter-
connection of each block. User definition of CLBs and
their interconnecting networks may be done by auto-
matic translation from a schematic capture logic dia-
gram or optionally by installing library or user macros.
Each CLB has a combinatorial logic section, two flip-
flops, and an internal control section; see Figure 4
below. There are five logic inputs (.a, .b, .c, .d, and .e);
a common clock input (.k); an asynchronous direct
reset input (.rd); and an enable clock (.ec). All may be
driven from the interconnect resources adjacent to the
blocks. Each CLB also has two outputs (.x and .y)
which may drive interconnect networks.
Data input for either flip-flop within a CLB is supplied
from the function F or G outputs of the combinatorial
logic, or the block input, data-in (.di). Both flip-flops in
each CLB share the asynchronous reset (.rd) which,
when enabled and high, is dominant over clocked
inputs. All flip-flops are reset by the active-low chip
input,
RESET
, or during the configuration process.
The flip-flops share the enable clock (.ec) which, when
low, recirculates the flip-flops’ present states and inhib-
its response to the data-in or combinatorial function
inputs on a CLB. The user may enable these control
inputs and select their sources. The user may also
select the clock net input (.k), as well as its active
sense within each logic block. This programmable
inversion eliminates the need to route both phases of a
clock signal throughout the device. Flexible routing
allows use of common or individual CLB clocking.
The combinatorial logic portion of the logic block uses
a 32 x 1 look-up table to implement Boolean functions.
Variables selected from the five logic inputs and the
two internal block flip-flops are used as table address
inputs. The combinatorial propagation delay through
the network is independent of the logic function gener-
ated and is spike-free for single-input variable changes.
This technique can generate two independent logic
functions of up to four variables each as shown in Fig-
ure 5A, or a single function of five variables as shown in
Figure 5B, or some functions of seven variables as
shown in Figure 5C.
Figure 4. Configurable Logic Block
0
MUX
1
0
MUX
1
D
Q
RD
D
Q
RD
“1” (ENABLE)
DATA IN
LOGIC
VARIABLES
.a
.b
.c
.d
.e
ENABLE
CLOCK
CLOCK
QX
COMBINATORIAL
FUNCTION
QX
F
G
.x
.y
“0” (INHIBIT)
(GLOBAL RESET)
.ec
.k
.rd
.di
F
DIN
G
CLB OUTPUTS
QX
F
F
DIN
G
G
QY
5-3103(F)
DIRECT
RESET
相關PDF資料
PDF描述
ATT3020-70S132I Field-Programmable Gate Arrays
ATT3020-70S44I Field-Programmable Gate Arrays
ATT3020-70S68I Field-Programmable Gate Arrays
ATT3030-125M44I Field-Programmable Gate Arrays
ATT3030-125M68I Field-Programmable Gate Arrays
相關代理商/技術參數
參數描述
ATT3020-70N100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
ATT3020-70N100M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
ATT3020-70R84M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
ATT3020-70S132I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
ATT3020-70S44I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
主站蜘蛛池模板: 遂溪县| 忻城县| 灵丘县| 驻马店市| 麻城市| 安龙县| 治多县| 库尔勒市| 玉门市| 安顺市| 通州市| 武川县| 永宁县| 枣阳市| 焉耆| 怀集县| 焦作市| 定南县| 会泽县| 锦州市| 万载县| 康乐县| 尚义县| 滨海县| 武夷山市| 那曲县| 顺义区| 东光县| 沛县| 武川县| 嘉义县| 高台县| 玛多县| 临桂县| 德庆县| 吉林市| 贵德县| 中方县| 肃宁县| 沅江市| 永嘉县|