欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CY23FS04
廠商: Cypress Semiconductor Corp.
英文描述: TERMINAL STRIP MODEL 154T
中文描述: 故障安全為2.5V / 3.3V的零延遲緩沖器
文件頁數(shù): 1/12頁
文件大小: 216K
代理商: CY23FS04
Failsafe 2.5V/ 3.3V Zero Delay Buffer
CY23FS04
Cypress Semiconductor Corporation
Document #: 38-07304 Rev. *B
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised October 12, 2004
Features
Internal DCXO for continuous glitch-free operation
Zero input-output propagation delay
Low-jitter (< 35 ps RMS) outputs
Low Output-to-Output skew (< 200 ps)
4.17 MHz–170 MHz reference input
Supports industry standard input crystals
170 MHz outputs
5V-tolerant inputs
Phase-locked loop (PLL) Bypass Mode
Dual Reference Inputs
16-pin TSSOP
2.5V or 3.3V output power supplies
3.3V core power supply
Industrial temperature available
Functional Description
The CY23FS04 is a FailSafe
zero delay buffer with two
reference clock inputs and four phase-aligned outputs. The
device provides an optimum solution for applications where
continuous operation is required in the event of a primary clock
failure.
The continuous, glitch-free operation is achieved by using a
DCXO, which serves as a redundant clock source in the event
of a reference clock failure by maintaining the last frequency
and phase information of the reference clock.
The unique feature of the CY23FS04 is that the DCXO is in
fact the primary clocking source, which is synchronized
(phase-aligned) to the external reference clock. When this
external clock is restored, the DCXO automatically resynchro-
nizes to the external clock.
The frequency of the crystal, which will be connected to the
DCXO must be chosen to be an integer factor of the frequency
of the reference clock. This factor is set by two select lines:
S[2:1], please see
Table 1
. Output power supply, VDD can be
connected to either 2.5V or 3.3V. VDDC is the power supply
pin for internal circuits and must be connected to 3.3V.
Block Diagram
Pin Configuration
CLKA[1:2]
CLKB[1:2]
DCXO
Decoder
2
Failsafe
TM
Block
PLL
XIN XOUT
2
2
REF2
FBK
S[2:1]
FAIL# /SAFE
REF1
REFSEL
16
15
14
13
12
11
10
9
1
2
3
4
5
6
7
8
C
16 pin TSSOP
REF1
REF2
CLKB1
CLKB2
VSS
VDDC
XIN
S2
REFSEL
FBK
CLKA1
CLKA2
S1
VDD
FAIL#/SAFE
XOUT
相關(guān)PDF資料
PDF描述
CY23FS04ZC Failsafe 2.5V/ 3.3V Zero Delay Buffer
CY23FS04ZCT SOLDERLESS BREAD BRD SNGL 20/PKG
CY23FS04ZI Failsafe 2.5V/ 3.3V Zero Delay Buffer
CY23FS04ZIT Failsafe 2.5V/ 3.3V Zero Delay Buffer
CY23S02 Spread Aware, Frequency Multiplier and Zero Delay Buffer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY23FS04_05 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Failsafe⑩ 2.5V/ 3.3V Zero Delay Buffer
CY23FS04KZXI 制造商:Cypress Semiconductor 功能描述:
CY23FS04ZC 制造商:Rochester Electronics LLC 功能描述:FAILSAFE 2.5V/3.3V ZERO DELAY BUFFER TSSOP16 - Bulk 制造商:Cypress Semiconductor 功能描述:
CY23FS04ZCT 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Failsafe 2.5V/ 3.3V Zero Delay Buffer
CY23FS04ZI 制造商:Rochester Electronics LLC 功能描述:FAILSAFE 2.5V/3.3V ZERO DELAY BUFFER TSSOP16 IND TMP - Bulk 制造商:Cypress Semiconductor 功能描述:
主站蜘蛛池模板: 获嘉县| 盱眙县| 修文县| 新郑市| 上思县| 云霄县| 东山县| 察雅县| 宁明县| 泰宁县| 喀喇沁旗| 朝阳县| 嘉义市| 福鼎市| 皋兰县| 安阳市| 区。| 高州市| 萨迦县| 无极县| 温州市| 寻乌县| 小金县| 托克托县| 南陵县| 南昌县| 安阳县| 南汇区| 徐州市| 井陉县| 布尔津县| 通道| 剑阁县| 南雄市| 绩溪县| 武清区| 江门市| 孝义市| 雅安市| 杭州市| 黑水县|