欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY28317PVC-2
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: XO, clock
英文描述: FTG for Mobile VIA PL133T and PLE133T Chipsets
中文描述: 200 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO48
封裝: SSOP-48
文件頁數: 1/21頁
文件大小: 172K
代理商: CY28317PVC-2
FTG for Mobile VIA PL133T and PLE133T Chipsets
CY28317-2
Cypress Semiconductor Corporation
Document #: 38-07094 Rev. *B
3901 North First Street
San Jose
CA 95134
Revised December 26, 2002
408-943-2600
17-2
Features
Single-chip system frequency synthesizer for mobile
VIA PL133T and PLE133T chipsets
Programmable clock output frequency with less than
1 MHz increment
Integrated fail-safe Watchdog Timer for system
recovery
Automatic switch to HW-selected or SW-programmed
clock frequency when Watchdog Timer time-out occurs
System RESET generation capability after a Watchdog
Timer time-out occurs or a change in output frequency
via SMBus interface
Support SMBus byte Read/Write and block Read/ Write
operations to simplify system BIOS development
Vendor ID and Revision ID support
Programmable drive strength for SDRAM and PCI
output clocks
Programmable output skew for CPU, PCI and SDRAM
Maximized EMI Suppression using Cypress’s Spread
Spectrum technology
Available in 48-pin SSOP and TSSOP packages
Key Specifications
CPU to CPU Output Skew:..........................................175 ps
PCI to PCI Output Skew:.............................................500 ps
Block Diagram
Pin Configuration
Note:
1.
Signals marked with
*
have internal pull-up resistors.
[1]
VDD_REF
REF0
REF1/FS2*
PCI0_F/FS4*
PCI1/FS3*
OSC
PLL Ref Freq
PLL 1
X2
X1
VDD_PCI
PCI2:6
48MHz/FS0*
VDD_SDRAM
PLL2
÷
2,3,4
VTT_PWRGD#
PCI_STOP#
CPU_STOP#
VDD_48MHz
SMBus
Logic
SDATA
SCLK
SDRAM0:6
SDRAMIN
7
CPU0:1, CPUT, CPUC
÷
2
GND_CPU
*FS2/REF1
REF0
VTT_PWRGD#
GND_REF
X1
X2
VDD_PCI
*FS4/PCI0_F
*FS3/PCI1
GND_PCI
PCI2
PCI3
PCI4
PCI5
PCI6
SDRAMIN
*CPU_STOP#
*PCI_STOP#
*PD#
*MULT_SEL
GND_48MHz
SDATA
C
CPU0
CPU1
VDD_CPU_2.5
VDD_CPU_3.3
CPUT
CPUC
GND_CPU
RST#
IREF
SDRAM6
GND_SDRAM
SDRAM0
SDRAM1
VDD_SDRAM
SDRAM2
SDRAM3
GND_SDRAM
SDRAM4
SDRAM5
VDD_SDRAM
VDD_48MHz
48MHz/FS0*
24_48MHz/FS1*
SCLK
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
Logic
Reset
RST#
IREF
MULT_SEL
PD#
相關PDF資料
PDF描述
CY28317PVC-2T FTG for Mobile VIA PL133T and PLE133T Chipsets
CY28322-2 133-MHz Spread Spectrum Clock Synthesizer with Differential CPU Outputs
CY28322ZC-2 133-MHz Spread Spectrum Clock Synthesizer with Differential CPU Outputs
CY28323B FTG for Intel Pentium 4 CPU and Chipsets
CY28323BPVC 10NF 50V 5% X7R CHIP CAP (1206)
相關代理商/技術參數
參數描述
CY28317PVC-2T 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:FTG for Mobile VIA PL133T and PLE133T Chipsets
CY28317PVXC-2 功能描述:時鐘發生器及支持產品 NB Clk VIA SDRAM Chipsets / Tualatin RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-56
CY28317PVXC-2T 功能描述:時鐘發生器及支持產品 NB Clk VIA SDRAM Chipsets / Tualatin RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-56
CY28317ZC-2 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:FTG for Mobile VIA PL133T and PLE133T Chipsets
CY28317ZC-2T 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:FTG for Mobile VIA PL133T and PLE133T Chipsets
主站蜘蛛池模板: 江津市| 北流市| 新干县| 礼泉县| 太湖县| 辉县市| 遂川县| 额尔古纳市| 清原| 崇左市| 临澧县| 成武县| 左权县| 长沙市| 闸北区| 冷水江市| 游戏| 广饶县| 永兴县| 华池县| 乐亭县| 金溪县| 资兴市| 石首市| 湘潭县| 富顺县| 永福县| 太康县| 安陆市| 利津县| 大同市| 河间市| 苗栗县| 白河县| 中方县| 敖汉旗| 岳池县| 休宁县| 修文县| 原平市| 平舆县|