欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CY62126BVLL-70BAI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 64K x 16 Static RAM
中文描述: 64K X 16 STANDARD SRAM, 70 ns, PBGA48
封裝: 7 X 7 MM, FBGA-48
文件頁數(shù): 1/11頁
文件大?。?/td> 398K
代理商: CY62126BVLL-70BAI
1-Mbit (64K x 16) Static RAM
CY62126DV30
MoBL
Cypress Semiconductor Corporation
Document #: 38-05230 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised February 2, 2005
Features
Very high speed: 45 ns
Wide voltage range: 2.2V to 3.6V
Pin compatible with CY62126BV
Ultra-low active power
— Typical active current: 0.85 mA @ f = 1 MHz
— Typical active current: 5 mA @ f = f
MAX
Ultra-low standby power
Easy memory expansion with CE and OE features
Automatic power-down when deselected
Packages offered in a 48-ball FBGA and a 44-lead TSOP
Type II
Also available in Lead-free packages
Functional Description
[1]
The CY62126DV30 is a high-performance CMOS static RAM
organized as 64K words by 16 bits. This device features
advanced circuit design to provide ultra-low active current.
This is ideal for providing More Battery Life (MoBL
) in
portable applications such as cellular telephones. The device
also has an automatic power-down feature that significantly
reduces power consumption by 90% when addresses are not
toggling. The device can be put into standby mode reducing
power consumption by more than 99% when deselected (CE
HIGH). The input/output pins (I/O
0
through I/O
15
) are placed
in a high-impedance state when: deselected (CE HIGH),
outputs are disabled (OE HIGH), both Byte High Enable and
Byte Low Enable are disabled (BHE, BLE HIGH) or during a
write operation (CE LOW and WE LOW).
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is
written into the location specified on the address pins (A
0
through A
15
). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O
8
through I/O
15
) is written into the location
specified on the address pins (A
0
through A
15
).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O
0
to I/O
7
. If Byte High Enable (BHE) is
LOW, then data from memory will appear on I/O
8
to I/O
15
. See
the truth table at the back of this data sheet for a complete
description of read and write modes.
Note:
1. For best-practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.
Logic Block Diagram
64K x 16
RAM Array
2048 x 512
I/O
0
–I/O
7
R
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
COLUMN DECODER
A
1
A
1
A
1
A
1
A
1
S
DATA IN DRIVERS
OE
BLE
I/O
8
–I/O
15
CE
WE
BHE
A
0
A
9
A
10
相關(guān)PDF資料
PDF描述
CY62126BVLL-70ZI 64K x 16 Static RAM
CY62126DV30LL-45ZSXI Circular Connector; Body Material:Aluminum; Series:PT00; Number of Contacts:32; Connector Shell Size:18; Connecting Termination:Crimp; Circular Shell Style:Wall Mount Receptacle; Circular Contact Gender:Pin; Insert Arrangement:18-32
CY62126DV30LL-55ZSXI 1-Mbit (64K x 16) Static RAM
CY62126DV30LL-55BVI 1-Mbit (64K x 16) Static RAM
CY62126DV30L-70ZSI 1-Mbit (64K x 16) Static RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY62126BVLL-70ZI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:64K x 16 Static RAM
CY62126DV30 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:1-Mbit (64K x 16) Static RAM
CY62126DV30_06 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:1-Mbit (64K x 16) Static RAM
CY62126DV30L 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:1-Mbit (64K x 16) Static RAM
CY62126DV30L-55BAI 制造商:Cypress Semiconductor 功能描述:SRAM ASYNC SGL 3V 1MBIT 64KX16 55NS 48FBGA - Bulk
主站蜘蛛池模板: 峨眉山市| 阳山县| 浪卡子县| 汶川县| 克什克腾旗| 土默特左旗| 永福县| 金川县| 越西县| 噶尔县| 启东市| 六安市| 化德县| 台北市| 平武县| 永泰县| 新绛县| 梧州市| 中宁县| 公安县| 鄂温| 邹城市| 达孜县| 沛县| 汝阳县| 黄陵县| 葵青区| 潍坊市| 安岳县| 扬州市| 莆田市| 韶关市| 咸丰县| 蓬溪县| 麻城市| 广东省| 新余市| 滦平县| 星座| 渭源县| 高雄县|