欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY62126DV30LL-70ZSI
廠商: Cypress Semiconductor Corp.
英文描述: 1-Mbit (64K x 16) Static RAM
中文描述: 1兆位(64K的× 16)靜態RAM
文件頁數: 1/11頁
文件大?。?/td> 398K
代理商: CY62126DV30LL-70ZSI
1-Mbit (64K x 16) Static RAM
CY62126DV30
MoBL
Cypress Semiconductor Corporation
Document #: 38-05230 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised February 2, 2005
Features
Very high speed: 45 ns
Wide voltage range: 2.2V to 3.6V
Pin compatible with CY62126BV
Ultra-low active power
— Typical active current: 0.85 mA @ f = 1 MHz
— Typical active current: 5 mA @ f = f
MAX
Ultra-low standby power
Easy memory expansion with CE and OE features
Automatic power-down when deselected
Packages offered in a 48-ball FBGA and a 44-lead TSOP
Type II
Also available in Lead-free packages
Functional Description
[1]
The CY62126DV30 is a high-performance CMOS static RAM
organized as 64K words by 16 bits. This device features
advanced circuit design to provide ultra-low active current.
This is ideal for providing More Battery Life (MoBL
) in
portable applications such as cellular telephones. The device
also has an automatic power-down feature that significantly
reduces power consumption by 90% when addresses are not
toggling. The device can be put into standby mode reducing
power consumption by more than 99% when deselected (CE
HIGH). The input/output pins (I/O
0
through I/O
15
) are placed
in a high-impedance state when: deselected (CE HIGH),
outputs are disabled (OE HIGH), both Byte High Enable and
Byte Low Enable are disabled (BHE, BLE HIGH) or during a
write operation (CE LOW and WE LOW).
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is
written into the location specified on the address pins (A
0
through A
15
). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O
8
through I/O
15
) is written into the location
specified on the address pins (A
0
through A
15
).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O
0
to I/O
7
. If Byte High Enable (BHE) is
LOW, then data from memory will appear on I/O
8
to I/O
15
. See
the truth table at the back of this data sheet for a complete
description of read and write modes.
Note:
1. For best-practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.
Logic Block Diagram
64K x 16
RAM Array
2048 x 512
I/O
0
–I/O
7
R
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
COLUMN DECODER
A
1
A
1
A
1
A
1
A
1
S
DATA IN DRIVERS
OE
BLE
I/O
8
–I/O
15
CE
WE
BHE
A
0
A
9
A
10
相關PDF資料
PDF描述
CY62126DV30LL-70ZSXI 1-Mbit (64K x 16) Static RAM
CY62126BV 64K x 16 Static RAM
CY62126BVLL-55BAI 64K x 16 Static RAM
CY62126BVLL-55ZI 64K x 16 Static RAM
CY62126BVLL-70BAI 64K x 16 Static RAM
相關代理商/技術參數
參數描述
CY62126DV30LL-70ZSXI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:1-Mbit (64K x 16) Static RAM
CY62126DV30LL-70ZXI 制造商:Rochester Electronics LLC 功能描述: 制造商:Cypress Semiconductor 功能描述:
CY62126ESL 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:1-Mbit (64K x 16) Static RAM
CY62126ESL_13 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:1-Mbit (64 K x 16) Static RAM
CY62126ESL-45ZSXA 功能描述:靜態隨機存取存儲器 1024Kb 45ns 1.3mA RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
主站蜘蛛池模板: 曲水县| 莱芜市| 乌兰察布市| 郑州市| 陆丰市| 新疆| 青铜峡市| 杭州市| 双流县| 株洲市| 东明县| 旬邑县| 雅安市| 金溪县| 华阴市| 盘锦市| 红原县| 芜湖县| 双柏县| 江山市| 小金县| 临沧市| 平乡县| 麻城市| 师宗县| 东乌珠穆沁旗| 乌鲁木齐县| 和政县| 维西| 永嘉县| 利川市| 儋州市| 托克逊县| 绥滨县| 新乡市| 通山县| 密山市| 禄劝| 恩平市| 东海县| 南宫市|