欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7B991-5JXI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: 時鐘及定時
英文描述: Programmable Skew Clock Buffer
中文描述: 7B SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC32
封裝: LEAD FREE, PLASTIC, LCC-32
文件頁數: 1/19頁
文件大小: 364K
代理商: CY7B991-5JXI
CY7B991
CY7B992
Programmable Skew Clock Buffer
Cypress Semiconductor Corporation
Document Number: 38-07138 Rev. *B
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 22, 2007
Features
All output pair skew <100 ps typical (250 maximum)
3.75 to 80 MHz output operation
User selectable output functions
Selectable skew to 18 ns
Inverted and non-inverted
Operation at 1
2 and 1
4 input frequency
Operation at 2x and 4x input frequency (input as low as 3.75
MHz)
Zero input to output delay
50% duty cycle outputs
Outputs drive 50
Ω
terminated lines
Low operating current
32-pin PLCC/LCC package
Jitter < 200 ps peak-to-peak (< 25 ps RMS)
Functional Description
The CY7B991 and CY7B992 Programmable Skew Clock Buffers
(PSCB) offer user selectable control over system clock functions.
These multiple output clock drivers provide the system integrator
with functions necessary to optimize the timing of high perfor-
mance computer systems. Each of the eight individual drivers,
arranged in four pairs of user controllable outputs, can drive
terminated transmission lines with impedances as low as 50
Ω
.
They can deliver minimal and specified output skews and full
swing logic levels (CY7B991 TTL or CY7B992 CMOS).
Each output is hardwired to one of the nine delay or function
configurations. Delay increments of 0.7 to 1.5 ns are determined
by the operating frequency with outputs that skew up to ±6 time
units from their nominal “zero” skew position. The completely
integrated PLL allows cancellation of external load and trans-
mission line delay effects. When this “zero delay” capability of the
PSCB is combined with the selectable output skew functions,
you can create output-to-output delays of up to ±12 time units.
Divide-by-two and divide-by-four output functions are provided
for additional flexibility in designing complex clock systems.
When combined with the internal PLL, these divide functions
enable distribution of a low frequency clock that are multiplied by
two or four at the clock destination. This facility minimizes clock
distribution difficulty, allowing maximum system clock speed and
flexibility.
Logic Block Diagram
TEST
FB
REF
VCO AND
TIME UNIT
GENERATOR
FS
SELECT
INPUTS
(THREE
LEVEL)
SKEW
SELECT
MATRIX
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
FILTER
PHASE
FREQ
DET
相關PDF資料
PDF描述
CY7B991-5JXIT Programmable Skew Clock Buffer
CY7B991-7JXC Programmable Skew Clock Buffer
CY7B991-7JXCT Programmable Skew Clock Buffer
CY7B991-7LMB[27] Programmable Skew Clock Buffer
CY7B992-2JCT Programmable Skew Clock Buffer
相關代理商/技術參數
參數描述
CY7B991-5JXIT 功能描述:鎖相環 - PLL 5V 80MHz 8 TLL IND Programable RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY7B991-5LC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Eight Distributed-Output Clock Driver
CY7B991-7 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Programmable Skew Clock Buffer
CY7B9917JC 制造商:CYPRESS 功能描述:New
CY7B991-7JC 功能描述:鎖相環 - PLL 5V 80MHz 8 TLL COM Programable RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
主站蜘蛛池模板: 红河县| 溧水县| 济南市| 建平县| 嘉峪关市| 正安县| 丰城市| 崇州市| 鹤壁市| 罗平县| 江川县| 徐水县| 东莞市| 灵台县| 双桥区| 武强县| 西乡县| 乐昌市| 东平县| 安顺市| 通江县| 保德县| 永吉县| 孝义市| 岫岩| 开远市| 潍坊市| 集安市| 高雄市| 临泽县| 蓬溪县| 阿鲁科尔沁旗| 崇文区| 沧源| 奉新县| 师宗县| 中卫市| 虞城县| 佛山市| 浦东新区| 广元市|