欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7B991-7LMB
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: 時鐘及定時
英文描述: Programmable Skew Clock Buffer
中文描述: 7B SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), QCC32
封裝: LCC-32
文件頁數: 1/15頁
文件大小: 288K
代理商: CY7B991-7LMB
Programmable Skew Clock Buffer
CY7B991
CY7B992
Cypress Semiconductor Corporation
Document #: 38-07138 Rev. **
3901 North First Street
San Jose
CA 95134
Revised September 26, 2001
408-943-2600
92
Features
All output pair skew <100 ps typical (250 max.)
3.75- to 80-MHz output operation
User-selectable output functions
—Selectable skew to 18 ns
—Inverted and non-inverted
—Operation at
1
2
and
1
4
input frequency
—Operation at 2x and 4x input frequency (input as low
as 3.75 MHz)
Zero input to output delay
50% duty-cycle outputs
Outputs drive 50
terminated lines
Low operating current
32-pin PLCC/LCC package
Jitter < 200 ps peak-to-peak (< 25 ps RMS)
Compatible with a Pentium
-based processor
Functional Description
The CY7B991 and CY7B992 Programmable Skew Clock Buff-
ers (PSCB) offer user-selectable control over system clock
functions. These multiple-output clock drivers provide the sys-
tem integrator with functions necessary to optimize the timing
of high-performance computer systems. Eight individual driv-
ers, arranged as four pairs of user-controllable outputs, can
each drive terminated transmission lines with impedances as
low as 50
while delivering minimal and specified output skews
and full-swing logic levels (CY7B991 TTL or CY7B992 CMOS).
Each output can be hardwired to one of nine delay or function
configurations. Delay increments of 0.7 to 1.5 ns are deter-
mined by the operating frequency with outputs able to skew up
to
±
6 time units from their nominal
zero
skew position. The com-
pletely integrated PLL allows external load and transmission line
delay effects to be canceled. When this
zero delay
capability of the
PSCB is combined with the selectable output skew functions, the
user can create output-to-output delays of up to
±
12 time units.
Divide-by-two and divide-by-four output functions are provided
for additional flexibility in designing complex clock systems.
When combined with the internal PLL, these divide functions
allow distribution of a low-frequency clock that can be multi-
plied by two or four at the clock destination. This facility mini-
mizes clock distribution difficulty while allowing maximum sys-
tem clock speed and flexibility.
Pentium is a trademark of Intel Corporation.
Logic Block Diagram
Pin Configuration
7B991
1
7B991
2
TEST
FB
REF
VCO AND
TIME UNIT
GENERATOR
FS
SELECT
INPUTS
(THREE
LEVEL)
SKEW
SELECT
MATRIX
1
2
3
4
32
31 30
17
16
15
14
18 19
20
5
6
7
8
9
10
11
12
13
29
28
27
26
25
24
23
22
21
3
F
V
R
G
T
2
F
2
2
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
C
2F0
GND
1F1
1F0
V
CCN
1Q0
1Q1
GND
GND
3
3
C
V
C
V
3F1
4F0
4F1
V
CCQ
V
CCN
4Q1
4Q0
GND
GND
PLCC/LCC
CY7B991
CY7B992
FILTER
PHASE
FREQ
DET
相關PDF資料
PDF描述
CY7B991-7JC Programmable Skew Clock Buffer
CY7B991-7JI Programmable Skew Clock Buffer
CY7B9910 Low Skew Clock Buffer(低斜率時鐘緩沖器)
CY7B9911-5JCT Programmable Skew Clock Buffer
CY7B9911-7JC Programmable Skew Clock Buffer (PSCB)
相關代理商/技術參數
參數描述
CY7B991-7LMB[27] 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Programmable Skew Clock Buffer
CY7B991A 制造商:Cypress Semiconductor 功能描述:
CY7B991V 制造商:Cypress Semiconductor 功能描述:
CY7B991V_07 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Low Voltage Programmable Skew Clock Buffer
CY7B991V-2JC 功能描述:鎖相環 - PLL 3.3V 80MHz 8 TTL COM Programable RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
主站蜘蛛池模板: 融水| 资中县| 卫辉市| 紫阳县| 湘乡市| 庆城县| 山阴县| 清水河县| 突泉县| 施秉县| 柳江县| 石楼县| 南华县| 吉林省| 拜城县| 无极县| 镇宁| 吴江市| 泌阳县| 屏东市| 沭阳县| 普兰店市| 瑞昌市| 无棣县| 凤庆县| 白沙| 吴旗县| 无极县| 富民县| 宁强县| 子长县| 咸丰县| 克什克腾旗| 武邑县| 科技| 云林县| 临颍县| 长春市| 陆川县| 盱眙县| 龙里县|