欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1350G-200AXI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 4-Mbit (128K x 36) Pipelined SRAM with NoBL Architecture
中文描述: 128K X 36 ZBT SRAM, 2.8 ns, PQFP100
封裝: 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, PLASTIC, MS-026, TQFP-100
文件頁數: 1/15頁
文件大小: 298K
代理商: CY7C1350G-200AXI
PRELIMINARY
4-Mbit (128K x 36) Pipelined SRAM
with NoBL Architecture
CY7C1350G
Cypress Semiconductor Corporation
Document #: 38-05524 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised October 14, 2004
Features
Pin compatible and functionally equivalent to ZBT
devices
Internally self-timed output buffer control to eliminate
the need to use OE
Byte Write capability
128K x 36 common I/O architecture
Single 3.3V power supply
2.5V/3.3V I/O Operation
Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.6 ns (for 225-MHz device)
— 2.8 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
— 4.5 ns (for 100-MHz device)
Clock Enable (CEN) pin to suspend operation
Synchronous self-timed writes
Asynchronous output enable (OE)
Lead-Free 100 TQFP and 119 BGA packages
Burst Capability—linear or interleaved burst order
“ZZ” Sleep mode option
Logic Block Diagram
Functional Description
[1]
The CY7C1350G is a 3.3V, 128K x 36 synchronous-pipelined
Burst SRAM designed specifically to support unlimited true
back-to-back Read/Write operations without the insertion of
wait states. The CY7C1350G is equipped with the advanced
No Bus Latency (NoBL) logic required to enable consec-
utive Read/Write operations with data being transferred on
every clock cycle. This feature dramatically improves the
throughput of the SRAM, especially in systems that require
frequent Write/Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock. The
clock input is qualified by the Clock Enable (CEN) signal,
which, when deasserted, suspends operation and extends the
previous clock cycle. Maximum access delay from the clock
rise is 2.6 ns (250-MHz device)
Write operations are controlled by the four Byte Write Select
(BW
[A:D]
) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. In order to avoid bus
contention, the output drivers are synchronously tri-stated
during the data portion of a write sequence.
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
A0, A1, A
C
MODE
BW
A
B
BW
C
D
WE
CE1
CE2
CE3
OE
READ LOGIC
DQs
DQP
A
DQP
B
DQP
C
DQP
D
D
A
T
A
S
T
E
E
R
I
N
G
O
U
T
P
U
T
B
U
F
F
E
R
S
ARRAY
E
E
INPUT
REGISTER 0
ADDRESS
REGISTER 0
WRITE ADDRESS
REGISTER 1
WRITE ADDRESS
REGISTER 2
WRITE REGISTRY
AND DATA COHERENCY
CONTROL LOGIC
BURST
LOGIC
A0'
A1'
D1
D0
Q1
Q0
A0
A1
C
ADV/LD
ADV/LD
E
INPUT
REGISTER 1
S
E
N
S
E
A
M
P
S
E
CLK
CEN
WRITE
DRIVERS
ZZ
SLEEP
CONTROL
O
U
T
P
U
T
R
E
G
I
S
T
E
R
S
相關PDF資料
PDF描述
CY7C1350G-200BGC 4-Mbit (128K x 36) Pipelined SRAM with NoBL Architecture
CY7C1350G-200BGI 4-Mbit (128K x 36) Pipelined SRAM with NoBL Architecture
CY7C1350G-225AXC Mechanism, 2-inch wide, Hi-speed, compact, rear feed and platen detect
CY7C1350G-225AXI Mechanism, 2-inch wide, Hi-speed, compact Easy Load
CY7C1350G-225BGC Mechanism, 2-inch wide, compact Easy Load, 3V logic
相關代理商/技術參數
參數描述
CY7C1350S-133AXC 功能描述:靜態隨機存取存儲器 CY7C1350S-133AXC RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1350S-133AXCT 功能描述:靜態隨機存取存儲器 CY7C1350S-133AXCT RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1350S-133AXI 功能描述:靜態隨機存取存儲器 CY7C1350S-133AXI RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C135-15JC 制造商:Cypress Semiconductor 功能描述:SRAM Chip Async Dual 5V 32K-Bit 4K x 8 15ns 52-Pin PLCC 制造商:Rochester Electronics LLC 功能描述:4KX8 52PIN CMOS DUAL PORT SRAM - Bulk
CY7C135-15JXC 功能描述:靜態隨機存取存儲器 5V 4Kx8 CMOS COM Dual Port 靜態隨機存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
主站蜘蛛池模板: 渝中区| 镇坪县| 洛南县| 杭锦旗| 河津市| 长宁区| 吐鲁番市| 望奎县| 集安市| 湖南省| 神农架林区| 宜兰市| 甘孜县| 桓仁| 许昌市| 曲沃县| 辽源市| 柞水县| 修武县| 正宁县| 石台县| 罗平县| 唐河县| 博乐市| 宁波市| 甘德县| 社旗县| 临湘市| 西城区| 金山区| 邯郸县| 盱眙县| 布拖县| 西林县| 德钦县| 元谋县| 宁阳县| 峡江县| 南昌县| 泊头市| 玉田县|