欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1355A-117BGI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 256K x 36/512K x 18 Synchronous Flow-Thru SRAM with NoBL Architecture
中文描述: 256K X 36 ZBT SRAM, 7 ns, PBGA119
封裝: 14 X 22 MM, 2.40 MM HEIGHT, BGA-119
文件頁數: 1/28頁
文件大?。?/td> 576K
代理商: CY7C1355A-117BGI
256K x 36/512K x 18 Synchronous Flow-Thru
SRAM with NoBL Architecture
CY7C1357A
CY7C1355A
Cypress Semiconductor Corporation
Document #: 38-05265 Rev. *A
3901 North First Street
San Jose
CA 95134
408-943-2600
Revised August 23, 2002
Features
Zero Bus Latency, no dead cycles between write and
read cycles
Fast access times: 2.5 ns, 3.0 ns, and 3.5 ns
Fast clock speed: 133, 117, and 100 MHz
Fast OE access time: 6.5, 7.0, and 7.5ns
Internally synchronized registered outputs eliminate
the need to control OE
3.3V –5% and +5% power supply
3.3V or 2.5V I/O supply
Single WEN (READ/WRITE) control pin
Positive clock-edge triggered, address, data, and
control signal registers for fully pipelined applications
Interleaved or linear four-word burst capability
Individual byte write (BWa–BWd) control (may be tied
LOW)
CEN pin to enable clock and suspend operations
Three chip enables for simple depth expansion
Automatic Power-down feature available using ZZ
mode or CE deselect.
JTAG boundary scan (except CY7C1357A)
Low-profile 119-bump, 14-mm × 22-mm BGA (Ball Grid
Array) for CY7C1355A, and 100-pin TQFP packages for
both devices
Functional Description
The CY7C1355A and CY7C1357A SRAMs are designed to
eliminate dead cycles when transitions from READ to WRITE
or vice versa. These SRAMs are optimized for 100 percent bus
utilization and achieves Zero Bus Latency (ZBL). They
integrate 262,144
×
36 and 524,288
×
18 SRAM cells, respec-
tively, with advanced synchronous peripheral circuitry and a
2-bit counter for internal burst operation. These employ
high-speed, low power CMOS designs using advanced
triple-layer polysilicon, double-layer metal technology. Each
memory cell consists of Six transistors.
All synchronous inputs are gated by registers controlled by a
positive-edge-triggered Clock Input (CLK). The synchronous
inputs include all addresses, all data inputs, depth-expansion
Chip Enables (CE, CE
, and CE
), Cycle Start Input (ADV/LD),
Clock Enable (CEN), Byte Write Enables (BWa, BWb, BWc,
and BWd), and read-write control (WEN). BWc and BWd apply
to CY7C1355A only.
Address and control signals are applied to the SRAM during
one clock cycle, and one cycle later, its associated data
occurs, either read or write.
A Clock Enable (CEN) pin allows operation of the
CY7C1355A/CY7C1357A to be suspended as long as
necessary. All synchronous inputs are ignored when (CEN) is
HIGH and the internal device registers will hold their previous
values.
There are three Chip Enable pins (CE, CE
, CE
) that allow
the user to deselect the device when desired. If any one of
these three are not active when ADV/LD is LOW, no new
memory operation can be initiated and any burst cycle in
progress is stopped. However, any pending data transfers
(read or write) will be completed. The data bus will be in
high-impedance state one cycle after chip is deselected or a
write cycle is initiated.
The CY7C1355A and CY7C1357A have an on-chip 2-bit burst
counter. In the burst mode, the CY7C1355A and CY7C1357A
provide four cycles of data for a single address presented to
the SRAM. The order of the burst sequence is defined by the
MODE input pin. The MODE pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load
a new external address (ADV/LD = LOW) or increment the
internal burst counter (ADV/LD = HIGH)
Output Enable (OE), Sleep Enable (ZZ) and burst sequence
select (MODE) are the asynchronous signals. OE can be used
to disable the outputs at any given time. ZZ may be tied to
LOW if it is not used.
Four pins are used to implement JTAG test capabilities. The
JTAG circuitry is used to serially shift data to and from the
device. JTAG inputs use LVTTL/LVCMOS levels to shift data
during this testing mode of operation.
Selection Guide
7C1355A-133
7C1357A-133
6.5
410
30
7C1355A-117
7C1357A-117
7
385
30
7C1355A-100
7C1357A-100
7.5
350
30
Unit
ns
mA
mA
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
相關PDF資料
PDF描述
CY7C1355A-133AC 256K x 36/512K x 18 Synchronous Flow-Thru SRAM with NoBL Architecture
CY7C1357A-100AC 256K x 36/512K x 18 Synchronous Flow-Thru SRAM with NoBL Architecture
CY7C1357A-100AI 256K x 36/512K x 18 Synchronous Flow-Thru SRAM with NoBL Architecture
CY7C1357A-133AC 256K x 36/512K x 18 Synchronous Flow-Thru SRAM with NoBL Architecture
CY7C1356BV25 256K x 36/512K x 18 Pipelined SRAM with NoBL⑩ Architecture
相關代理商/技術參數
參數描述
CY7C1355A-133AC 制造商:Cypress Semiconductor 功能描述:SRAM Chip Sync Single 3.3V 9M-Bit 256K x 36 6.5ns 100-Pin TQFP
CY7C1355B-100AC 功能描述:IC SRAM 9MBIT 100MHZ 100LQFP RoHS:否 類別:集成電路 (IC) >> 存儲器 系列:- 標準包裝:72 系列:- 格式 - 存儲器:RAM 存儲器類型:SRAM - 同步 存儲容量:9M(256K x 36) 速度:75ns 接口:并聯 電源電壓:3.135 V ~ 3.465 V 工作溫度:-40°C ~ 85°C 封裝/外殼:100-LQFP 供應商設備封裝:100-TQFP(14x14) 包裝:托盤 其它名稱:71V67703S75PFGI
CY7C1355B-100AI 制造商:Cypress Semiconductor 功能描述:SRAM Chip Sync Quad 3.3V 9M-Bit 256K x 36 7.5ns 100-Pin TQFP
CY7C1355B-100BGC 制造商:Cypress Semiconductor 功能描述:SRAM Chip Sync Quad 3.3V 9M-Bit 256K x 36 7.5ns 119-Pin BGA
CY7C1355B-100BZC 制造商:Cypress Semiconductor 功能描述:
主站蜘蛛池模板: 留坝县| 沛县| 曲沃县| 恩平市| 定日县| 青岛市| 海门市| 轮台县| 体育| 康马县| 加查县| 东阳市| 澄迈县| 勃利县| 鹤庆县| 黑龙江省| 饶平县| 罗山县| 班玛县| 延庆县| 舞阳县| 贵州省| 永川市| 承德市| 二连浩特市| 安宁市| 竹北市| 九台市| 孙吴县| 辽阳市| 孝义市| 天气| 竹北市| 陆河县| 防城港市| 巨野县| 余江县| 房产| 义马市| 洛浦县| 汕头市|