欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1370CV25
廠商: Cypress Semiconductor Corp.
英文描述: 512K x 36/1M x 18 Pipelined SRAM with NoBL⑩ Architecture
中文描述: 為512k × 36/1M × 18流水線的SRAM架構的總線延遲⑩
文件頁數: 1/27頁
文件大小: 712K
代理商: CY7C1370CV25
512K x 36/1M x 18 Pipelined SRAM
with NoBL Architecture
CY7C1370CV25
CY7C1372CV25
Cypress Semiconductor Corporation
Document #: 38-05235 Rev. *C
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised June 03, 2004
Features
Pin-compatible and functionally equivalent to ZBT
Supports 250-MHz bus operations with zero wait states
— Available speed grades are 250, 225, 200 and 167
MHz
Internally self-timed output buffer control to eliminate
the need to use asynchronous OE
Fully registered (inputs and outputs) for pipelined
operation
Byte Write capability
Single 2.5V power supply
Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.8 ns (for 225-MHz device)
— 3.0 ns (for 200-MHz device)
— 3.4 ns (for 167-MHz device)
Clock Enable (CEN) pin to suspend operation
Synchronous self-timed writes
Available in 100 TQFP, 119 BGA, and 165 fBGA
packages
IEEE 1149.1 JTAG Boundary Scan
Burst capability—linear or interleaved burst order
“ZZ” Sleep Mode option and Stop Clock option
Functional Description
The CY7C1370CV25 and CY7C1372CV25 are 2.5V, 512K x
36 and 1M x 18 Synchronous pipelined burst SRAMs with No
Bus Latency (NoBL
)
logic, respectively. They are
designed to support unlimited true back-to-back Read/Write
operations with no wait states. The CY7C1370CV25 and
CY7C1372CV25 are equipped with the advanced (NoBL) logic
required to enable consecutive Read/Write operations with
data being transferred on every clock cycle. This feature
dramatically improves the throughput of data in systems that
require frequent Write/Read transitions. The CY7C1370CV25
and CY7C1372CV25 are pin compatible and functionally
equivalent to ZBT devices.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock. The
clock input is qualified by the Clock Enable (CEN) signal,
which when deasserted suspends operation and extends the
previous clock cycle.
Write operations are controlled by the Byte Write Selects
(BW
a
–BW
d
for
CY7C1370CV25
CY7C1372CV25) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output three-state control. In order to avoid bus
contention, the output drivers are synchronously three-stated
during the data portion of a write sequence.
and
BW
a
–BW
b
for
A0, A1, A
C
MODE
BW
a
BW
b
BW
c
BW
d
WE
CE1
CE2
CE3
OE
READ LOGIC
DQs
DQP
a
DQP
b
DQP
c
DQP
d
D
A
T
A
S
T
E
E
R
I
N
G
O
U
T
P
U
T
B
U
F
F
E
R
S
ARRAY
E
E
INPUT
REGISTER 0
ADDRESS
REGISTER 0
WRITE ADDRESS
REGISTER 1
WRITE ADDRESS
REGISTER 2
WRITE REGISTRY
AND DATA COHERENCY
CONTROL LOGIC
BURST
LOGIC
A0'
A1'
D1
D0
Q1
Q0
A0
A1
C
ADV/LD
ADV/LD
E
INPUT
REGISTER 1
S
E
N
S
E
A
M
P
S
E
CLK
CEN
WRITE
DRIVERS
ZZ
SLEEP
CONTROL
O
U
T
P
U
T
R
E
G
I
S
T
E
R
S
Logic Block Diagram–CY7C1370CV25 (512K x 36)
相關PDF資料
PDF描述
CY7C1370CV25-167AC 512K x 36/1M x 18 Pipelined SRAM with NoBL⑩ Architecture
CY7C1370CV25-167AI 512K x 36/1M x 18 Pipelined SRAM with NoBL⑩ Architecture
CY7C1370CV25-167BGC 512K x 36/1M x 18 Pipelined SRAM with NoBL⑩ Architecture
CY7C1370CV25-167BGI 512K x 36/1M x 18 Pipelined SRAM with NoBL⑩ Architecture
CY7C1370CV25-167BZC 512K x 36/1M x 18 Pipelined SRAM with NoBL⑩ Architecture
相關代理商/技術參數
參數描述
CY7C1370CV25-133AC 制造商:Cypress Semiconductor 功能描述:16MB (512KX36) 2.5V NOBL-PIPE SRAM - Bulk
CY7C1370CV25-167AC 制造商:Cypress Semiconductor 功能描述:
CY7C1370CV25167BZC 制造商:Cypress Semiconductor 功能描述:
CY7C1370CV25-167BZI 制造商:Cypress Semiconductor 功能描述:
CY7C1370D-167AXC 功能描述:靜態隨機存取存儲器 512Kx36 3.3V NoBL Sync PL 靜態隨機存取存儲器 COM RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
主站蜘蛛池模板: 海盐县| 云南省| 遵化市| 长武县| 荃湾区| 安仁县| 东城区| 长汀县| 长兴县| 广安市| 铅山县| 湟中县| 邵阳县| 萍乡市| 大安市| 韶山市| 延庆县| 肇庆市| 裕民县| 宿松县| 郯城县| 息烽县| 斗六市| 潜江市| 赤城县| 武鸣县| 调兵山市| 古丈县| 旺苍县| 时尚| 康马县| 曲靖市| 齐河县| 太仆寺旗| 古交市| 鹤庆县| 百色市| 新河县| 哈密市| 邵东县| 石嘴山市|