欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1380C-167BZC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 18-Mb (512K x 36/1M x 18) Pipelined SRAM
中文描述: 512K X 36 CACHE SRAM, 3.4 ns, PBGA165
封裝: 13 X 15 MM, 1.20 MM HEIGHT, FBGA-165
文件頁數: 1/36頁
文件大小: 788K
代理商: CY7C1380C-167BZC
18-Mb (512K x 36/1M x 18) Pipelined SRAM
CY7C1380C
CY7C1382C
Cypress Semiconductor Corporation
Document #: 38-05237 Rev. *D
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised February 26, 2004
Features
Supports bus operation up to 250 MHz
Available speed grades are 250, 225, 200,166 and
133MHz
Registered inputs and outputs for pipelined operation
3.3V core power supply
2.5V / 3.3V I/O operation
Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.8 ns (for 225-MHz device)
— 3.0 ns (for 200-MHz device)
— 3.4 ns (for 166-MHz device)
— 4.2 ns (for 133-MHz device)
Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
Single Cycle Chip Deselect
Offered in JEDEC-standard 100-pin TQFP, 119-ball BGA
and 165-Ball fBGA packages
IEEE 1149.1 JTAG-Compatible Boundary Scan
“ZZ” Sleep Mode Option
Functional Description
[1]
The CY7C1380C/CY7C1382C SRAM integrates 524,288 x 36
and 1,048,576 x 18 SRAM cells with advanced synchronous
peripheral circuitry and a two-bit counter for internal burst
operation. All synchronous inputs are gated by registers
controlled by a positive-edge-triggered Clock Input (CLK). The
synchronous inputs include all addresses, all data inputs,
address-pipelining Chip Enable (CE
), depth-expansion Chip
Enables (CE
2
and
CE
3 [2]
), Burst Control inputs (ADSC, ADSP,
and ADV), Write Enables (BW
, and BWE), and Global Write
(GW). Asynchronous inputs include the Output Enable (OE)
and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle.This part supports Byte Write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to two or four bytes wide as
controlled by the byte write control inputs. GW when active
LOW causes all bytes to be written.
The CY7C1380C/CY7C1382C operates from a +3.3V core
power supply while all outputs may operate with either a +2.5
or +3.3V supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
Selection Guide
250 MHz
2.6
350
70
225 MHz
2.8
325
70
200 MHz
3.0
300
70
167 MHz
3.4
275
70
133 MHz
4.2
245
70
Unit
ns
mA
mA
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Shaded areas contain advance information.
Please contact your local Cypress sales representative for availability of these parts.
Notes:
1. For best–practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
2. CE
3
, CE
2
are for TQFP and 165 fBGA package only. 119 BGA is offered only in 1 Chip Enable.
相關PDF資料
PDF描述
CY7C1380C-167BZI 18-Mb (512K x 36/1M x 18) Pipelined SRAM
CY7C1380D 18-Mbit (512K x 36/1M x 18) Pipelined SRAM(18-Mb (512K x 36/1M x 18)管道式SRAM)
CY7C1381D 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
CY7C1381D-100AXC 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
CY7C1381D-100AXI 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
相關代理商/技術參數
參數描述
CY7C1380C-167BZI 功能描述:IC SRAM 512KX36 SYNC 165-FBGA RoHS:否 類別:集成電路 (IC) >> 存儲器 系列:- 標準包裝:1,000 系列:- 格式 - 存儲器:EEPROMs - 串行 存儲器類型:EEPROM 存儲容量:4K (512 x 8) 速度:400kHz 接口:I²C,2 線串口 電源電壓:2.7 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.173",4.40mm 寬) 供應商設備封裝:8-MFP 包裝:帶卷 (TR)
CY7C1380C-200AC 制造商:Rochester Electronics LLC 功能描述:16MB (512KX36) 3.3V SYNC-PIPE (SINGLE CYCLE DESELECT) SRAM - Bulk
CY7C1380C225AC 制造商:Cypress 功能描述:_
CY7C1380C-225AC 制造商:Cypress 功能描述:_ 制造商:Cypress Semiconductor 功能描述:
CY7C1380CV25-167AC 制造商:Cypress Semiconductor 功能描述:
主站蜘蛛池模板: 北辰区| 天台县| 定兴县| 余干县| 松溪县| 南和县| 永胜县| 青铜峡市| 庆阳市| 和田市| 长顺县| 乐业县| 淮阳县| 文成县| 正宁县| 双峰县| 偃师市| 巨鹿县| 霍州市| 福建省| 那坡县| 宽城| 互助| 达尔| 太谷县| 炉霍县| 武川县| 琼海市| 东台市| 岑溪市| 贺兰县| 梓潼县| 惠州市| 麻城市| 宁德市| 资中县| 都江堰市| 泰和县| 女性| 监利县| 全州县|