欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): CY7C1387B-167BGC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類(lèi): DRAM
英文描述: 512K x 36/1M x 18 Pipelined DCD SRAM
中文描述: 1M X 18 CACHE SRAM, 3.4 ns, PBGA119
封裝: 14 X 22 MM, 2.40 MM HEIGHT, PLASTIC, BGA-119
文件頁(yè)數(shù): 1/32頁(yè)
文件大小: 605K
代理商: CY7C1387B-167BGC
512K x 36/1M x 18 Pipelined DCD SRAM
CY7C1386B
CY7C1387B
Cypress Semiconductor Corporation
Document #: 38-05195 Rev. **
3901 North First Street
San Jose
CA 95134
Revised December 3, 2001
408-943-2600
86B
Features
Fast clock speed: 200, 167, 150, 133 MHz
Provide high-performance 3-1-1-1 access rate
Fast OE access times: 3.0, 3.4, 3.8, and 4.2 ns
Optimal for depth expansion
3.3V (–5% / +10%) power supply
Common data inputs and data outputs
Byte Write Enable and Global Write control
Double-cycle deselect
Chip enable for address pipeline
Address, data, and control registers
Internally self-timed Write cycle
Burst control pins (interleaved or linear burst
sequence)
Automatic power-down available using ZZ mode or CE
deselect
High-density, high-speed packages
JTAG boundary scan for BGA packaging version
Automatic power down available using ZZ mode or CE
deselect
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced
single-layer polysilicon, triple-layer metal technology. Each
memory cell consists of six transistors.
The CY7C1386B and CY7C1387B SRAMs integrate
524,288
×
36 and 1,048,576
×
18 SRAM cells with advanced
synchronous peripheral circuitry and a 2-bit counter for
internal burst operation. All synchronous inputs are gated by
registers controlled by a positive-edge-triggered Clock Input
(CLK). The synchronous inputs include all addresses, data
inputs, address-pipelining Chip Enables (CEs), burst control
inputs (ADSC, ADSP, and ADV), Write Enables (BWa, BWb,
BWc, BWd and BWE), and Global Write (GW).
Asynchronous inputs include the Output Enable (OE) and
burst mode control (MODE). DQ
a,b,c,d
and DP
a,b,c,d
apply to
CY7C1386B and DQ
a,b
and DP
a,b
apply to CY7C1387B. a, b,
c, and d each are 8 bits wide in the case of DQ and 1 bit wide
in the case of DP.
Addresses and chip enables are registered with either
Address Status Processor (ADSP) or Address Status
Controller (ADSC) input pins. Subsequent burst addresses
can be internally generated as controlled by the Burst Advance
Pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed Write cycles. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Individual byte write allows individual byte to be written. BWa
controls DQa and DQPa. BWb controls DQb and DQPb. BWc
controls DQc and DQPd. BWd controls DQd
DQd and DQPd.
BWa, BWb, BWc, and BWd can be active only with BWE LOW.
GW LOW causes all bytes to be written. Write pass-through
capability allows written data available at the output for the
immediately next Read cycle. This device also incorporates
pipelined enable circuit for easy depth expansion without
penalizing system performance.
The CY7C1386B and CY7C1387B are both double-cycle
deselect parts. All inputs and outputs of the CY7C1386B and
the CY7C1387B are JEDEC-standard JESD8-5-compatible.
Selection Guide
200 MHz
3
315
20
167 MHz
3.4
285
20
150 MHz
3.8
265
20
133 MHz
4.2
245
20
Unit
ns
mA
mA
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
相關(guān)PDF資料
PDF描述
CY7C1386B-133AC 512K x 36/1M x 18 Pipelined DCD SRAM
CY7C1386B-133AI 512K x 36/1M x 18 Pipelined DCD SRAM
CY7C1386B-133BGC 512K x 36/1M x 18 Pipelined DCD SRAM
CY7C1386B-133BGI 512K x 36/1M x 18 Pipelined DCD SRAM
CY7C1386B-133BZC 512K x 36/1M x 18 Pipelined DCD SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY7C1387BV25-150AC 制造商:Rochester Electronics LLC 功能描述:- Bulk
CY7C1387BV25-150BGC 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Cypress Semiconductor 功能描述:
CY7C1387BV25-167AC 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Cypress Semiconductor 功能描述:
CY7C1387BV25-167BGC 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Cypress Semiconductor 功能描述:
CY7C1387C-167AC 制造商:Cypress Semiconductor 功能描述:SRAM Chip Sync Single 3.3V 18M-Bit 1M x 18 3.4ns 100-Pin TQFP
主站蜘蛛池模板: 炉霍县| 克拉玛依市| 福泉市| 望城县| 新兴县| 黄骅市| 时尚| 奉化市| 阳原县| 环江| 澄迈县| 罗定市| 黑山县| 前郭尔| 庆云县| 石家庄市| 泰和县| 绵竹市| 奉贤区| 宝丰县| 三台县| 盈江县| 青铜峡市| 建德市| 河北省| 东城区| 萝北县| 东宁县| 云安县| 伊川县| 东安县| 莱西市| 建宁县| 大庆市| 榆林市| 永平县| 平湖市| 洛扎县| 宜兴市| 邻水| 望奎县|