欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1399-12VI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 32K x 8 3.3V Static RAM
中文描述: 32K X 8 CACHE SRAM, 12 ns, PDSO28
封裝: 0.300 INCH, PLASTIC, SOJ-28
文件頁數: 1/8頁
文件大?。?/td> 236K
代理商: CY7C1399-12VI
32K x 8 3.3V Static RAM
CY7C1399
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134
408-943-2600
March 25, 1999
Features
Single 3.3V power supply
Ideal for low-voltage cache memory applications
High speed
—12/15 ns
Low active power
—255 mW (max.)
Low CMOS standby power (L)
180
μ
W (max.), f=f
MAX
2.0V data retention (L)
40
μ
W
Low-power alpha immune 6T cell
Plastic SOJ and TSOP packaging
Functional Description
The CY7C1399 is a high-performance 3.3V CMOS Static RAM
organized as 32,768 words by 8 bits. Easy memory expansion
is provided by an active LOW Chip Enable (CE) and active
LOW Output Enable (OE) and three-state drivers. The device
has an automatic power-down feature, reducing the power
consumption by more than 95% when deselected.
An active LOW Write Enable signal (WE) controls the writing/
reading operation of the memory. When CE and WE inputs
are both LOW, data on the eight data input/output pins (I/O
0
through I/O
7
) is written into the memory location addressed by
the address present on the address pins (A
0
through A
14
).
Reading the device is accomplished by selecting the device
and enabling the outputs, CE and OE active LOW, while WE
remains inactive or HIGH. Under these conditions, the con-
tents of the location addressed by the information on address
pins is present on the eight data input/output pins.
The input/output pins remain in a high-impedance state unless
the chip is selected, outputs are enabled, and Write Enable
(WE) is HIGH. The CY7C1399 is available in 28-pin standard
300-mil-wide SOJ and TSOP Type I packages.
Logic Block Diagram
Pin Configurations
C1399–1
C1399–2
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
20
19
18
17
21
24
23
22
Top View
SOJ
25
28
27
26
GND
A
6
A
7
A
8
A
9
A
10
A
11
A
12
A
13
A
14
I/O
0
I/O
1
I/O
2
WE
A
4
A
3
A
2
A
1
OE
A
0
V
CC
I/O
7
I/O
6
I/O
5
I/O
4
I/O
3
A
5
CE
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
A
9
COLUMN
DECODER
R
S
INPUT BUFFER
POWER
DOWN
WE
OE
I/O
0
CE
I/O
1
I/O
2
I/O
3
32K x 8
ARRAY
I/O
7
I/O
6
I/O
5
I/O
4
A
0
A
1
A
1
A
1
A
1
A
1
Selection Guide
7C1399–12
12
60
500
50
7C1399–15
15
55
500
50
7C1399–20
20
50
500
50
7C1399–25
25
45
500
50
7C1399–35
35
40
500
50
Maximum Access Time (ns)
Maximum Operating Current (mA)
Maximum CMOS Standby Current (
μ
A)
Maximum CMOS Standby Current (
μ
A)
L
相關PDF資料
PDF描述
CY7C1399-15ZI 32K x 8 3.3V Static RAM
CY7C1399-20VI 32K x 8 3.3V Static RAM
CY7C1399-25VC 32K x 8 3.3V Static RAM
CY7C1399-35VC 32K x 8 3.3V Static RAM
CY7C1399-35ZC 32K x 8 3.3V Static RAM
相關代理商/技術參數
參數描述
CY7C139912ZC 制造商:CYP 功能描述:*
CY7C1399-12ZC 制造商:Cypress Semiconductor 功能描述:
CY7C1399-15VC 制造商:Cypress Semiconductor 功能描述:SRAM Chip Async Single 3.3V 256K-Bit 32K x 8 15ns 28-Pin SOJ 制造商:Rochester Electronics LLC 功能描述:- Bulk
CY7C139915VI 制造商:CYPRESS 功能描述:*
CY7C1399-15ZC 制造商:Cypress Semiconductor 功能描述:
主站蜘蛛池模板: 六安市| 梅州市| 建平县| 垣曲县| 湘阴县| 连平县| 吉安县| 财经| 泸溪县| 哈巴河县| 长沙市| 仙游县| 宁陕县| 漳州市| 当雄县| 大庆市| 墨脱县| 朝阳区| 南川市| 那曲县| 疏附县| 内丘县| 遂溪县| 香格里拉县| 淮南市| 景德镇市| 常德市| 黎川县| 六安市| 大埔区| 皮山县| 云龙县| 卢湾区| 巴里| 孝义市| 崇信县| 什邡市| 宝清县| 昌江| 林甸县| 南丹县|