欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: EP4CE75F23C7N
廠商: Altera
文件頁數: 42/42頁
文件大小: 0K
描述: IC CYCLONE IV E FPGA 75K 484FBGA
產品培訓模塊: Designing an IP Surveillance Camera
Three Reasons to Use FPGA's in Industrial Designs
Cyclone IV FPGA Family Overview
特色產品: Cyclone? IV FPGAs
標準包裝: 60
系列: CYCLONE® IV E
LAB/CLB數: 4713
邏輯元件/單元數: 75408
RAM 位總計: 2810880
輸入/輸出數: 292
電源電壓: 1.15 V ~ 1.25 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 484-BGA
供應商設備封裝: 484-FBGA(23x23)
其它名稱: 544-2679
Chapter 1: Cyclone IV Device Datasheet
1–9
Operating Conditions
December 2013
Altera Corporation
The OCT resistance may vary with the variation of temperature and voltage after
calibration at device power-up. Use Table 1–10 and Equation 1–1 to determine the
final OCT resistance considering the variations after calibration at device power-up.
Table 1–10 lists the change percentage of the OCT resistance with voltage and
temperature.
Table 1–10. OCT Variation After Calibration at Device Power
-Up for Cyclone IV Devices
Nominal Voltage
dR/dT (%/°C)
dR/dV (%/mV)
3.0
0.262
–0.026
2.5
0.234
–0.039
1.8
0.219
–0.086
1.5
0.199
–0.136
1.2
0.161
–0.288
Equation 1–1. Final OCT Resistance (1), (2), (3), (4), (5), (6)
R
V = (V2 – V1) × 1000 × dR/dV –––––
R
T = (T2 – T1) × dR/dT –––––
For
R
x < 0; MFx = 1/ (|Rx|/100 + 1) –––––
For Rx > 0; MFx = Rx/100 + 1 ––––– (10)
MF = MFV × MFT ––––– (11)
Rfinal = Rinitial × MF ––––– (12)
(1) T2 is the final temperature.
(2) T1 is the initial temperature.
(3) MF is multiplication factor.
(4) Rfinal is final resistance.
(5) Rinitial is initial resistance.
(6) Subscript x refers to both V and T.
(7)
R
V is a variation of resistance with voltage.
(8)
R
T is a variation of resistance with temperature.
(9) dR/dT is the change percentage of resistance with temperature after calibration at device power
-up.
(10) dR/dV is the change percentage of resistance with voltage after calibration at device power
-up.
(11) V2 is final voltage.
(12) V1 is the initial voltage.
相關PDF資料
PDF描述
RSC36DRSN-S273 CONN EDGECARD 72POS DIP .100 SLD
VI-254-CW-F2 CONVERTER MOD DC/DC 48V 100W
8-1624112-4 INDUCTOR 56NH 5% 0603
RMC36DRSN-S273 CONN EDGECARD 72POS DIP .100 SLD
VI-254-CW-F1 CONVERTER MOD DC/DC 48V 100W
相關代理商/技術參數
參數描述
EP4CE75F23C8 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 4713 LABs 292 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CE75F23C8L 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 4713 LABs 292 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CE75F23C8LN 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 4713 LABs 292 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CE75F23C8N 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 4713 LABs 292 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CE75F23C9L 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 4713 LABs 292 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
主站蜘蛛池模板: 桓台县| 同江市| 瑞丽市| 建始县| 黎城县| 涡阳县| 双桥区| 永城市| 余江县| 湘潭市| 乌拉特后旗| 巴中市| 四平市| 和平区| 翁源县| 阿拉善右旗| 北宁市| 监利县| 日喀则市| 炉霍县| 山东| 铁岭县| 呼和浩特市| 若尔盖县| 镇雄县| 阳春市| 禄丰县| 吴堡县| 湟中县| 新闻| 萝北县| 林口县| 班玛县| 祁东县| 石楼县| 洛扎县| 安化县| 平山县| 进贤县| 乐都县| 长丰县|