欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): GS816272CC-V
廠商: GSI TECHNOLOGY
英文描述: 256K x 72 18Mb S/DCD Sync Burst SRAMs
中文描述: 256 × 72 35.7的S /雙氰胺同步突發(fā)靜態(tài)存儲(chǔ)器
文件頁數(shù): 23/29頁
文件大小: 851K
代理商: GS816272CC-V
Select DR
Capture DR
0
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
1
Select IR
Capture IR
0
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
Test Logic Reset
Run Test Idle
0
1
0
1
1
0
1
1
1
0
0
1
1
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
GS816272CC-xxxV
Preliminary
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.02a 6/2006
23/29
2004, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
相關(guān)PDF資料
PDF描述
GS816272CGC-150IV 256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CGC-150V 256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CGC-200IV 256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CGC-200V 256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CGC-250IV 256K x 72 18Mb S/DCD Sync Burst SRAMs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS816272CGC-200 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 6.5NS/3NS 209FBGA - Trays
GS816272CGC-300 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 5NS/2.8NS 209FBGA - Trays
GS816273C-133 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 3.5NS 209FBGA - Trays
GS816273C-133I 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 3.5NS 209FBGA - Trays
GS816273C-150 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 3.3NS 209FBGA - Trays
主站蜘蛛池模板: 安远县| 萨迦县| 沛县| 嵊州市| 西乌珠穆沁旗| 松江区| 家居| 依兰县| 龙游县| 竹北市| 秦皇岛市| 大丰市| 惠安县| 福海县| 阳山县| 滦平县| 临澧县| 浮山县| 舟山市| 凯里市| 贺兰县| 微山县| 武汉市| 井陉县| 惠安县| 淮北市| 什邡市| 广元市| 青海省| 拉孜县| 乃东县| 雷山县| 宜州市| 白玉县| 通许县| 松江区| 景洪市| 济宁市| 外汇| 文山县| 嘉祥县|