欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS832136E-225V
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
中文描述: 1M X 36 CACHE SRAM, 6 ns, PBGA165
封裝: 15 X 17 MM, 1 MM PITCH, FPBGA-165
文件頁數: 23/31頁
文件大小: 745K
代理商: GS832136E-225V
GS832118/32/36E-xxxV
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.04 6/2006
23/31
2003, GSI Technology
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command.
Then the EXTEST command is used to output the Boundary Scan Register’s contents, in parallel, on the RAM’s data output
drivers on the falling edge of TCK when the controller is in the Update-IR state.
Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruc-
tion is selected, the sate of all the RAM’s input and I/O pins, as well as the default values at Scan Register locations not asso-
ciated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR
state, the RAM’s output pins drive out the value of the Boundary Scan Register location with which each output pin is associ-
ated.
IDCODE
The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and
places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction
loaded in at power up and any time the controller is placed in the Test-Logic-Reset state.
SAMPLE-Z
If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-
Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR
state.
RFU
These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction.
相關PDF資料
PDF描述
GS832136E-250IV 2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832136E-250V 2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832136GE-133IV 2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832136GE-133V 2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832136GE-150V 2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
相關代理商/技術參數
參數描述
GS832136E-250 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 36MBIT 1MX36 5.5NS/2.5NS 165FBGA - Trays
GS832136E-250I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 36MBIT 1MX36 5.5NS/2.5NS 165FBGA - Trays
GS832136E-250IV 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 36MBIT 1MX36 5.5NS/3NS 165FPBGA - Trays
GS832136E-250V 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 36MBIT 1MX36 5.5NS/3NS 165FPBGA - Trays
GS832136GE-133 制造商:GSI 制造商全稱:GSI Technology 功能描述:2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
主站蜘蛛池模板: 武邑县| 牡丹江市| 井冈山市| 鹤峰县| 金沙县| 泉州市| 英山县| 信宜市| 耒阳市| 克东县| 商洛市| 连城县| 怀柔区| 柞水县| 东台市| 志丹县| 阜阳市| 蒲江县| 大洼县| 沾化县| 军事| 新巴尔虎左旗| 大港区| 乌拉特后旗| 丰都县| 平乐县| 白朗县| 兰坪| 房产| 托里县| 黄陵县| 那坡县| 嵊泗县| 扶余县| 吕梁市| 舟曲县| 钟山县| 阿拉善盟| 呼玛县| 岐山县| 六安市|